GNU Linux-libre 4.19.286-gnu1
[releases.git] / arch / arm / boot / dts / sun8i-h3.dtsi
1 /*
2  * Copyright (C) 2015 Jens Kuske <jenskuske@gmail.com>
3  *
4  * This file is dual-licensed: you can use it either under the terms
5  * of the GPL or the X11 license, at your option. Note that this dual
6  * licensing only applies to this file, and not this project as a
7  * whole.
8  *
9  *  a) This file is free software; you can redistribute it and/or
10  *     modify it under the terms of the GNU General Public License as
11  *     published by the Free Software Foundation; either version 2 of the
12  *     License, or (at your option) any later version.
13  *
14  *     This file is distributed in the hope that it will be useful,
15  *     but WITHOUT ANY WARRANTY; without even the implied warranty of
16  *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17  *     GNU General Public License for more details.
18  *
19  * Or, alternatively,
20  *
21  *  b) Permission is hereby granted, free of charge, to any person
22  *     obtaining a copy of this software and associated documentation
23  *     files (the "Software"), to deal in the Software without
24  *     restriction, including without limitation the rights to use,
25  *     copy, modify, merge, publish, distribute, sublicense, and/or
26  *     sell copies of the Software, and to permit persons to whom the
27  *     Software is furnished to do so, subject to the following
28  *     conditions:
29  *
30  *     The above copyright notice and this permission notice shall be
31  *     included in all copies or substantial portions of the Software.
32  *
33  *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
34  *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
35  *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
36  *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
37  *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
38  *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
39  *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
40  *     OTHER DEALINGS IN THE SOFTWARE.
41  */
42
43 #include "sunxi-h3-h5.dtsi"
44
45 / {
46         cpu0_opp_table: opp_table0 {
47                 compatible = "operating-points-v2";
48                 opp-shared;
49
50                 opp-648000000 {
51                         opp-hz = /bits/ 64 <648000000>;
52                         opp-microvolt = <1040000 1040000 1300000>;
53                         clock-latency-ns = <244144>; /* 8 32k periods */
54                 };
55
56                 opp-816000000 {
57                         opp-hz = /bits/ 64 <816000000>;
58                         opp-microvolt = <1100000 1100000 1300000>;
59                         clock-latency-ns = <244144>; /* 8 32k periods */
60                 };
61
62                 opp-1008000000 {
63                         opp-hz = /bits/ 64 <1008000000>;
64                         opp-microvolt = <1200000 1200000 1300000>;
65                         clock-latency-ns = <244144>; /* 8 32k periods */
66                 };
67         };
68
69         cpus {
70                 #address-cells = <1>;
71                 #size-cells = <0>;
72
73                 cpu0: cpu@0 {
74                         compatible = "arm,cortex-a7";
75                         device_type = "cpu";
76                         reg = <0>;
77                         clocks = <&ccu CLK_CPUX>;
78                         clock-names = "cpu";
79                         operating-points-v2 = <&cpu0_opp_table>;
80                         #cooling-cells = <2>;
81                 };
82
83                 cpu1: cpu@1 {
84                         compatible = "arm,cortex-a7";
85                         device_type = "cpu";
86                         reg = <1>;
87                         clocks = <&ccu CLK_CPUX>;
88                         clock-names = "cpu";
89                         operating-points-v2 = <&cpu0_opp_table>;
90                         #cooling-cells = <2>;
91                 };
92
93                 cpu2: cpu@2 {
94                         compatible = "arm,cortex-a7";
95                         device_type = "cpu";
96                         reg = <2>;
97                         clocks = <&ccu CLK_CPUX>;
98                         clock-names = "cpu";
99                         operating-points-v2 = <&cpu0_opp_table>;
100                         #cooling-cells = <2>;
101                 };
102
103                 cpu3: cpu@3 {
104                         compatible = "arm,cortex-a7";
105                         device_type = "cpu";
106                         reg = <3>;
107                         clocks = <&ccu CLK_CPUX>;
108                         clock-names = "cpu";
109                         operating-points-v2 = <&cpu0_opp_table>;
110                         #cooling-cells = <2>;
111                 };
112         };
113
114         pmu {
115                 compatible = "arm,cortex-a7-pmu";
116                 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
117                              <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
118                              <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
119                              <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
120                 interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
121         };
122
123         timer {
124                 compatible = "arm,armv7-timer";
125                 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
126                              <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
127                              <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
128                              <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
129         };
130
131         soc {
132                 system-control@1c00000 {
133                         compatible = "allwinner,sun8i-h3-system-control";
134                         reg = <0x01c00000 0x1000>;
135                         #address-cells = <1>;
136                         #size-cells = <1>;
137                         ranges;
138
139                         sram_c: sram@1d00000 {
140                                 compatible = "mmio-sram";
141                                 reg = <0x01d00000 0x80000>;
142                                 #address-cells = <1>;
143                                 #size-cells = <1>;
144                                 ranges = <0 0x01d00000 0x80000>;
145
146                                 ve_sram: sram-section@0 {
147                                         compatible = "allwinner,sun8i-h3-sram-c1",
148                                                      "allwinner,sun4i-a10-sram-c1";
149                                         reg = <0x000000 0x80000>;
150                                 };
151                         };
152                 };
153
154                 mali: gpu@1c40000 {
155                         compatible = "allwinner,sun8i-h3-mali", "arm,mali-400";
156                         reg = <0x01c40000 0x10000>;
157                         interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
158                                      <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
159                                      <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
160                                      <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
161                                      <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
162                                      <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
163                                      <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
164                         interrupt-names = "gp",
165                                           "gpmmu",
166                                           "pp0",
167                                           "ppmmu0",
168                                           "pp1",
169                                           "ppmmu1",
170                                           "pmu";
171                         clocks = <&ccu CLK_BUS_GPU>, <&ccu CLK_GPU>;
172                         clock-names = "bus", "core";
173                         resets = <&ccu RST_BUS_GPU>;
174
175                         assigned-clocks = <&ccu CLK_GPU>;
176                         assigned-clock-rates = <384000000>;
177                 };
178         };
179 };
180
181 &ccu {
182         compatible = "allwinner,sun8i-h3-ccu";
183 };
184
185 &display_clocks {
186         compatible = "allwinner,sun8i-h3-de2-clk";
187 };
188
189 &mmc0 {
190         compatible = "allwinner,sun7i-a20-mmc";
191         clocks = <&ccu CLK_BUS_MMC0>,
192                  <&ccu CLK_MMC0>,
193                  <&ccu CLK_MMC0_OUTPUT>,
194                  <&ccu CLK_MMC0_SAMPLE>;
195         clock-names = "ahb",
196                       "mmc",
197                       "output",
198                       "sample";
199 };
200
201 &mmc1 {
202         compatible = "allwinner,sun7i-a20-mmc";
203         clocks = <&ccu CLK_BUS_MMC1>,
204                  <&ccu CLK_MMC1>,
205                  <&ccu CLK_MMC1_OUTPUT>,
206                  <&ccu CLK_MMC1_SAMPLE>;
207         clock-names = "ahb",
208                       "mmc",
209                       "output",
210                       "sample";
211 };
212
213 &mmc2 {
214         compatible = "allwinner,sun7i-a20-mmc";
215         clocks = <&ccu CLK_BUS_MMC2>,
216                  <&ccu CLK_MMC2>,
217                  <&ccu CLK_MMC2_OUTPUT>,
218                  <&ccu CLK_MMC2_SAMPLE>;
219         clock-names = "ahb",
220                       "mmc",
221                       "output",
222                       "sample";
223 };
224
225 &pio {
226         compatible = "allwinner,sun8i-h3-pinctrl";
227 };