GNU Linux-libre 4.14.290-gnu1
[releases.git] / arch / cris / include / arch-v32 / arch / hwregs / iop / asm / iop_spu_defs_asm.h
1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef __iop_spu_defs_asm_h
3 #define __iop_spu_defs_asm_h
4
5 /*
6  * This file is autogenerated from
7  *   file:           ../../inst/io_proc/rtl/iop_spu.r
8  *     id:           <not found>
9  *     last modfied: Mon Apr 11 16:08:46 2005
10  *
11  *   by /n/asic/design/tools/rdesc/src/rdes2c -asm --outfile asm/iop_spu_defs_asm.h ../../inst/io_proc/rtl/iop_spu.r
12  *      id: $Id: iop_spu_defs_asm.h,v 1.5 2005/04/24 18:31:06 starvik Exp $
13  * Any changes here will be lost.
14  *
15  * -*- buffer-read-only: t -*-
16  */
17
18 #ifndef REG_FIELD
19 #define REG_FIELD( scope, reg, field, value ) \
20   REG_FIELD_X_( value, reg_##scope##_##reg##___##field##___lsb )
21 #define REG_FIELD_X_( value, shift ) ((value) << shift)
22 #endif
23
24 #ifndef REG_STATE
25 #define REG_STATE( scope, reg, field, symbolic_value ) \
26   REG_STATE_X_( regk_##scope##_##symbolic_value, reg_##scope##_##reg##___##field##___lsb )
27 #define REG_STATE_X_( k, shift ) (k << shift)
28 #endif
29
30 #ifndef REG_MASK
31 #define REG_MASK( scope, reg, field ) \
32   REG_MASK_X_( reg_##scope##_##reg##___##field##___width, reg_##scope##_##reg##___##field##___lsb )
33 #define REG_MASK_X_( width, lsb ) (((1 << width)-1) << lsb)
34 #endif
35
36 #ifndef REG_LSB
37 #define REG_LSB( scope, reg, field ) reg_##scope##_##reg##___##field##___lsb
38 #endif
39
40 #ifndef REG_BIT
41 #define REG_BIT( scope, reg, field ) reg_##scope##_##reg##___##field##___bit
42 #endif
43
44 #ifndef REG_ADDR
45 #define REG_ADDR( scope, inst, reg ) REG_ADDR_X_(inst, reg_##scope##_##reg##_offset)
46 #define REG_ADDR_X_( inst, offs ) ((inst) + offs)
47 #endif
48
49 #ifndef REG_ADDR_VECT
50 #define REG_ADDR_VECT( scope, inst, reg, index ) \
51          REG_ADDR_VECT_X_(inst, reg_##scope##_##reg##_offset, index, \
52                          STRIDE_##scope##_##reg )
53 #define REG_ADDR_VECT_X_( inst, offs, index, stride ) \
54                           ((inst) + offs + (index) * stride)
55 #endif
56
57 #define STRIDE_iop_spu_rw_r 4
58 /* Register rw_r, scope iop_spu, type rw */
59 #define reg_iop_spu_rw_r_offset 0
60
61 /* Register rw_seq_pc, scope iop_spu, type rw */
62 #define reg_iop_spu_rw_seq_pc___addr___lsb 0
63 #define reg_iop_spu_rw_seq_pc___addr___width 12
64 #define reg_iop_spu_rw_seq_pc_offset 64
65
66 /* Register rw_fsm_pc, scope iop_spu, type rw */
67 #define reg_iop_spu_rw_fsm_pc___addr___lsb 0
68 #define reg_iop_spu_rw_fsm_pc___addr___width 12
69 #define reg_iop_spu_rw_fsm_pc_offset 68
70
71 /* Register rw_ctrl, scope iop_spu, type rw */
72 #define reg_iop_spu_rw_ctrl___fsm___lsb 0
73 #define reg_iop_spu_rw_ctrl___fsm___width 1
74 #define reg_iop_spu_rw_ctrl___fsm___bit 0
75 #define reg_iop_spu_rw_ctrl___en___lsb 1
76 #define reg_iop_spu_rw_ctrl___en___width 1
77 #define reg_iop_spu_rw_ctrl___en___bit 1
78 #define reg_iop_spu_rw_ctrl_offset 72
79
80 /* Register rw_fsm_inputs3_0, scope iop_spu, type rw */
81 #define reg_iop_spu_rw_fsm_inputs3_0___val0___lsb 0
82 #define reg_iop_spu_rw_fsm_inputs3_0___val0___width 5
83 #define reg_iop_spu_rw_fsm_inputs3_0___src0___lsb 5
84 #define reg_iop_spu_rw_fsm_inputs3_0___src0___width 3
85 #define reg_iop_spu_rw_fsm_inputs3_0___val1___lsb 8
86 #define reg_iop_spu_rw_fsm_inputs3_0___val1___width 5
87 #define reg_iop_spu_rw_fsm_inputs3_0___src1___lsb 13
88 #define reg_iop_spu_rw_fsm_inputs3_0___src1___width 3
89 #define reg_iop_spu_rw_fsm_inputs3_0___val2___lsb 16
90 #define reg_iop_spu_rw_fsm_inputs3_0___val2___width 5
91 #define reg_iop_spu_rw_fsm_inputs3_0___src2___lsb 21
92 #define reg_iop_spu_rw_fsm_inputs3_0___src2___width 3
93 #define reg_iop_spu_rw_fsm_inputs3_0___val3___lsb 24
94 #define reg_iop_spu_rw_fsm_inputs3_0___val3___width 5
95 #define reg_iop_spu_rw_fsm_inputs3_0___src3___lsb 29
96 #define reg_iop_spu_rw_fsm_inputs3_0___src3___width 3
97 #define reg_iop_spu_rw_fsm_inputs3_0_offset 76
98
99 /* Register rw_fsm_inputs7_4, scope iop_spu, type rw */
100 #define reg_iop_spu_rw_fsm_inputs7_4___val4___lsb 0
101 #define reg_iop_spu_rw_fsm_inputs7_4___val4___width 5
102 #define reg_iop_spu_rw_fsm_inputs7_4___src4___lsb 5
103 #define reg_iop_spu_rw_fsm_inputs7_4___src4___width 3
104 #define reg_iop_spu_rw_fsm_inputs7_4___val5___lsb 8
105 #define reg_iop_spu_rw_fsm_inputs7_4___val5___width 5
106 #define reg_iop_spu_rw_fsm_inputs7_4___src5___lsb 13
107 #define reg_iop_spu_rw_fsm_inputs7_4___src5___width 3
108 #define reg_iop_spu_rw_fsm_inputs7_4___val6___lsb 16
109 #define reg_iop_spu_rw_fsm_inputs7_4___val6___width 5
110 #define reg_iop_spu_rw_fsm_inputs7_4___src6___lsb 21
111 #define reg_iop_spu_rw_fsm_inputs7_4___src6___width 3
112 #define reg_iop_spu_rw_fsm_inputs7_4___val7___lsb 24
113 #define reg_iop_spu_rw_fsm_inputs7_4___val7___width 5
114 #define reg_iop_spu_rw_fsm_inputs7_4___src7___lsb 29
115 #define reg_iop_spu_rw_fsm_inputs7_4___src7___width 3
116 #define reg_iop_spu_rw_fsm_inputs7_4_offset 80
117
118 /* Register rw_gio_out, scope iop_spu, type rw */
119 #define reg_iop_spu_rw_gio_out_offset 84
120
121 /* Register rw_bus0_out, scope iop_spu, type rw */
122 #define reg_iop_spu_rw_bus0_out_offset 88
123
124 /* Register rw_bus1_out, scope iop_spu, type rw */
125 #define reg_iop_spu_rw_bus1_out_offset 92
126
127 /* Register r_gio_in, scope iop_spu, type r */
128 #define reg_iop_spu_r_gio_in_offset 96
129
130 /* Register r_bus0_in, scope iop_spu, type r */
131 #define reg_iop_spu_r_bus0_in_offset 100
132
133 /* Register r_bus1_in, scope iop_spu, type r */
134 #define reg_iop_spu_r_bus1_in_offset 104
135
136 /* Register rw_gio_out_set, scope iop_spu, type rw */
137 #define reg_iop_spu_rw_gio_out_set_offset 108
138
139 /* Register rw_gio_out_clr, scope iop_spu, type rw */
140 #define reg_iop_spu_rw_gio_out_clr_offset 112
141
142 /* Register rs_wr_stat, scope iop_spu, type rs */
143 #define reg_iop_spu_rs_wr_stat___r0___lsb 0
144 #define reg_iop_spu_rs_wr_stat___r0___width 1
145 #define reg_iop_spu_rs_wr_stat___r0___bit 0
146 #define reg_iop_spu_rs_wr_stat___r1___lsb 1
147 #define reg_iop_spu_rs_wr_stat___r1___width 1
148 #define reg_iop_spu_rs_wr_stat___r1___bit 1
149 #define reg_iop_spu_rs_wr_stat___r2___lsb 2
150 #define reg_iop_spu_rs_wr_stat___r2___width 1
151 #define reg_iop_spu_rs_wr_stat___r2___bit 2
152 #define reg_iop_spu_rs_wr_stat___r3___lsb 3
153 #define reg_iop_spu_rs_wr_stat___r3___width 1
154 #define reg_iop_spu_rs_wr_stat___r3___bit 3
155 #define reg_iop_spu_rs_wr_stat___r4___lsb 4
156 #define reg_iop_spu_rs_wr_stat___r4___width 1
157 #define reg_iop_spu_rs_wr_stat___r4___bit 4
158 #define reg_iop_spu_rs_wr_stat___r5___lsb 5
159 #define reg_iop_spu_rs_wr_stat___r5___width 1
160 #define reg_iop_spu_rs_wr_stat___r5___bit 5
161 #define reg_iop_spu_rs_wr_stat___r6___lsb 6
162 #define reg_iop_spu_rs_wr_stat___r6___width 1
163 #define reg_iop_spu_rs_wr_stat___r6___bit 6
164 #define reg_iop_spu_rs_wr_stat___r7___lsb 7
165 #define reg_iop_spu_rs_wr_stat___r7___width 1
166 #define reg_iop_spu_rs_wr_stat___r7___bit 7
167 #define reg_iop_spu_rs_wr_stat___r8___lsb 8
168 #define reg_iop_spu_rs_wr_stat___r8___width 1
169 #define reg_iop_spu_rs_wr_stat___r8___bit 8
170 #define reg_iop_spu_rs_wr_stat___r9___lsb 9
171 #define reg_iop_spu_rs_wr_stat___r9___width 1
172 #define reg_iop_spu_rs_wr_stat___r9___bit 9
173 #define reg_iop_spu_rs_wr_stat___r10___lsb 10
174 #define reg_iop_spu_rs_wr_stat___r10___width 1
175 #define reg_iop_spu_rs_wr_stat___r10___bit 10
176 #define reg_iop_spu_rs_wr_stat___r11___lsb 11
177 #define reg_iop_spu_rs_wr_stat___r11___width 1
178 #define reg_iop_spu_rs_wr_stat___r11___bit 11
179 #define reg_iop_spu_rs_wr_stat___r12___lsb 12
180 #define reg_iop_spu_rs_wr_stat___r12___width 1
181 #define reg_iop_spu_rs_wr_stat___r12___bit 12
182 #define reg_iop_spu_rs_wr_stat___r13___lsb 13
183 #define reg_iop_spu_rs_wr_stat___r13___width 1
184 #define reg_iop_spu_rs_wr_stat___r13___bit 13
185 #define reg_iop_spu_rs_wr_stat___r14___lsb 14
186 #define reg_iop_spu_rs_wr_stat___r14___width 1
187 #define reg_iop_spu_rs_wr_stat___r14___bit 14
188 #define reg_iop_spu_rs_wr_stat___r15___lsb 15
189 #define reg_iop_spu_rs_wr_stat___r15___width 1
190 #define reg_iop_spu_rs_wr_stat___r15___bit 15
191 #define reg_iop_spu_rs_wr_stat_offset 116
192
193 /* Register r_wr_stat, scope iop_spu, type r */
194 #define reg_iop_spu_r_wr_stat___r0___lsb 0
195 #define reg_iop_spu_r_wr_stat___r0___width 1
196 #define reg_iop_spu_r_wr_stat___r0___bit 0
197 #define reg_iop_spu_r_wr_stat___r1___lsb 1
198 #define reg_iop_spu_r_wr_stat___r1___width 1
199 #define reg_iop_spu_r_wr_stat___r1___bit 1
200 #define reg_iop_spu_r_wr_stat___r2___lsb 2
201 #define reg_iop_spu_r_wr_stat___r2___width 1
202 #define reg_iop_spu_r_wr_stat___r2___bit 2
203 #define reg_iop_spu_r_wr_stat___r3___lsb 3
204 #define reg_iop_spu_r_wr_stat___r3___width 1
205 #define reg_iop_spu_r_wr_stat___r3___bit 3
206 #define reg_iop_spu_r_wr_stat___r4___lsb 4
207 #define reg_iop_spu_r_wr_stat___r4___width 1
208 #define reg_iop_spu_r_wr_stat___r4___bit 4
209 #define reg_iop_spu_r_wr_stat___r5___lsb 5
210 #define reg_iop_spu_r_wr_stat___r5___width 1
211 #define reg_iop_spu_r_wr_stat___r5___bit 5
212 #define reg_iop_spu_r_wr_stat___r6___lsb 6
213 #define reg_iop_spu_r_wr_stat___r6___width 1
214 #define reg_iop_spu_r_wr_stat___r6___bit 6
215 #define reg_iop_spu_r_wr_stat___r7___lsb 7
216 #define reg_iop_spu_r_wr_stat___r7___width 1
217 #define reg_iop_spu_r_wr_stat___r7___bit 7
218 #define reg_iop_spu_r_wr_stat___r8___lsb 8
219 #define reg_iop_spu_r_wr_stat___r8___width 1
220 #define reg_iop_spu_r_wr_stat___r8___bit 8
221 #define reg_iop_spu_r_wr_stat___r9___lsb 9
222 #define reg_iop_spu_r_wr_stat___r9___width 1
223 #define reg_iop_spu_r_wr_stat___r9___bit 9
224 #define reg_iop_spu_r_wr_stat___r10___lsb 10
225 #define reg_iop_spu_r_wr_stat___r10___width 1
226 #define reg_iop_spu_r_wr_stat___r10___bit 10
227 #define reg_iop_spu_r_wr_stat___r11___lsb 11
228 #define reg_iop_spu_r_wr_stat___r11___width 1
229 #define reg_iop_spu_r_wr_stat___r11___bit 11
230 #define reg_iop_spu_r_wr_stat___r12___lsb 12
231 #define reg_iop_spu_r_wr_stat___r12___width 1
232 #define reg_iop_spu_r_wr_stat___r12___bit 12
233 #define reg_iop_spu_r_wr_stat___r13___lsb 13
234 #define reg_iop_spu_r_wr_stat___r13___width 1
235 #define reg_iop_spu_r_wr_stat___r13___bit 13
236 #define reg_iop_spu_r_wr_stat___r14___lsb 14
237 #define reg_iop_spu_r_wr_stat___r14___width 1
238 #define reg_iop_spu_r_wr_stat___r14___bit 14
239 #define reg_iop_spu_r_wr_stat___r15___lsb 15
240 #define reg_iop_spu_r_wr_stat___r15___width 1
241 #define reg_iop_spu_r_wr_stat___r15___bit 15
242 #define reg_iop_spu_r_wr_stat_offset 120
243
244 /* Register r_reg_indexed_by_bus0_in, scope iop_spu, type r */
245 #define reg_iop_spu_r_reg_indexed_by_bus0_in_offset 124
246
247 /* Register r_stat_in, scope iop_spu, type r */
248 #define reg_iop_spu_r_stat_in___timer_grp_lo___lsb 0
249 #define reg_iop_spu_r_stat_in___timer_grp_lo___width 4
250 #define reg_iop_spu_r_stat_in___fifo_out_last___lsb 4
251 #define reg_iop_spu_r_stat_in___fifo_out_last___width 1
252 #define reg_iop_spu_r_stat_in___fifo_out_last___bit 4
253 #define reg_iop_spu_r_stat_in___fifo_out_rdy___lsb 5
254 #define reg_iop_spu_r_stat_in___fifo_out_rdy___width 1
255 #define reg_iop_spu_r_stat_in___fifo_out_rdy___bit 5
256 #define reg_iop_spu_r_stat_in___fifo_out_all___lsb 6
257 #define reg_iop_spu_r_stat_in___fifo_out_all___width 1
258 #define reg_iop_spu_r_stat_in___fifo_out_all___bit 6
259 #define reg_iop_spu_r_stat_in___fifo_in_rdy___lsb 7
260 #define reg_iop_spu_r_stat_in___fifo_in_rdy___width 1
261 #define reg_iop_spu_r_stat_in___fifo_in_rdy___bit 7
262 #define reg_iop_spu_r_stat_in___dmc_out_all___lsb 8
263 #define reg_iop_spu_r_stat_in___dmc_out_all___width 1
264 #define reg_iop_spu_r_stat_in___dmc_out_all___bit 8
265 #define reg_iop_spu_r_stat_in___dmc_out_dth___lsb 9
266 #define reg_iop_spu_r_stat_in___dmc_out_dth___width 1
267 #define reg_iop_spu_r_stat_in___dmc_out_dth___bit 9
268 #define reg_iop_spu_r_stat_in___dmc_out_eop___lsb 10
269 #define reg_iop_spu_r_stat_in___dmc_out_eop___width 1
270 #define reg_iop_spu_r_stat_in___dmc_out_eop___bit 10
271 #define reg_iop_spu_r_stat_in___dmc_out_dv___lsb 11
272 #define reg_iop_spu_r_stat_in___dmc_out_dv___width 1
273 #define reg_iop_spu_r_stat_in___dmc_out_dv___bit 11
274 #define reg_iop_spu_r_stat_in___dmc_out_last___lsb 12
275 #define reg_iop_spu_r_stat_in___dmc_out_last___width 1
276 #define reg_iop_spu_r_stat_in___dmc_out_last___bit 12
277 #define reg_iop_spu_r_stat_in___dmc_out_cmd_rq___lsb 13
278 #define reg_iop_spu_r_stat_in___dmc_out_cmd_rq___width 1
279 #define reg_iop_spu_r_stat_in___dmc_out_cmd_rq___bit 13
280 #define reg_iop_spu_r_stat_in___dmc_out_cmd_rdy___lsb 14
281 #define reg_iop_spu_r_stat_in___dmc_out_cmd_rdy___width 1
282 #define reg_iop_spu_r_stat_in___dmc_out_cmd_rdy___bit 14
283 #define reg_iop_spu_r_stat_in___pcrc_correct___lsb 15
284 #define reg_iop_spu_r_stat_in___pcrc_correct___width 1
285 #define reg_iop_spu_r_stat_in___pcrc_correct___bit 15
286 #define reg_iop_spu_r_stat_in___timer_grp_hi___lsb 16
287 #define reg_iop_spu_r_stat_in___timer_grp_hi___width 4
288 #define reg_iop_spu_r_stat_in___dmc_in_sth___lsb 20
289 #define reg_iop_spu_r_stat_in___dmc_in_sth___width 1
290 #define reg_iop_spu_r_stat_in___dmc_in_sth___bit 20
291 #define reg_iop_spu_r_stat_in___dmc_in_full___lsb 21
292 #define reg_iop_spu_r_stat_in___dmc_in_full___width 1
293 #define reg_iop_spu_r_stat_in___dmc_in_full___bit 21
294 #define reg_iop_spu_r_stat_in___dmc_in_cmd_rdy___lsb 22
295 #define reg_iop_spu_r_stat_in___dmc_in_cmd_rdy___width 1
296 #define reg_iop_spu_r_stat_in___dmc_in_cmd_rdy___bit 22
297 #define reg_iop_spu_r_stat_in___spu_gio_out___lsb 23
298 #define reg_iop_spu_r_stat_in___spu_gio_out___width 4
299 #define reg_iop_spu_r_stat_in___sync_clk12___lsb 27
300 #define reg_iop_spu_r_stat_in___sync_clk12___width 1
301 #define reg_iop_spu_r_stat_in___sync_clk12___bit 27
302 #define reg_iop_spu_r_stat_in___scrc_out_data___lsb 28
303 #define reg_iop_spu_r_stat_in___scrc_out_data___width 1
304 #define reg_iop_spu_r_stat_in___scrc_out_data___bit 28
305 #define reg_iop_spu_r_stat_in___scrc_in_err___lsb 29
306 #define reg_iop_spu_r_stat_in___scrc_in_err___width 1
307 #define reg_iop_spu_r_stat_in___scrc_in_err___bit 29
308 #define reg_iop_spu_r_stat_in___mc_busy___lsb 30
309 #define reg_iop_spu_r_stat_in___mc_busy___width 1
310 #define reg_iop_spu_r_stat_in___mc_busy___bit 30
311 #define reg_iop_spu_r_stat_in___mc_owned___lsb 31
312 #define reg_iop_spu_r_stat_in___mc_owned___width 1
313 #define reg_iop_spu_r_stat_in___mc_owned___bit 31
314 #define reg_iop_spu_r_stat_in_offset 128
315
316 /* Register r_trigger_in, scope iop_spu, type r */
317 #define reg_iop_spu_r_trigger_in_offset 132
318
319 /* Register r_special_stat, scope iop_spu, type r */
320 #define reg_iop_spu_r_special_stat___c_flag___lsb 0
321 #define reg_iop_spu_r_special_stat___c_flag___width 1
322 #define reg_iop_spu_r_special_stat___c_flag___bit 0
323 #define reg_iop_spu_r_special_stat___v_flag___lsb 1
324 #define reg_iop_spu_r_special_stat___v_flag___width 1
325 #define reg_iop_spu_r_special_stat___v_flag___bit 1
326 #define reg_iop_spu_r_special_stat___z_flag___lsb 2
327 #define reg_iop_spu_r_special_stat___z_flag___width 1
328 #define reg_iop_spu_r_special_stat___z_flag___bit 2
329 #define reg_iop_spu_r_special_stat___n_flag___lsb 3
330 #define reg_iop_spu_r_special_stat___n_flag___width 1
331 #define reg_iop_spu_r_special_stat___n_flag___bit 3
332 #define reg_iop_spu_r_special_stat___xor_bus0_r2_0___lsb 4
333 #define reg_iop_spu_r_special_stat___xor_bus0_r2_0___width 1
334 #define reg_iop_spu_r_special_stat___xor_bus0_r2_0___bit 4
335 #define reg_iop_spu_r_special_stat___xor_bus1_r3_0___lsb 5
336 #define reg_iop_spu_r_special_stat___xor_bus1_r3_0___width 1
337 #define reg_iop_spu_r_special_stat___xor_bus1_r3_0___bit 5
338 #define reg_iop_spu_r_special_stat___xor_bus0m_r2_0___lsb 6
339 #define reg_iop_spu_r_special_stat___xor_bus0m_r2_0___width 1
340 #define reg_iop_spu_r_special_stat___xor_bus0m_r2_0___bit 6
341 #define reg_iop_spu_r_special_stat___xor_bus1m_r3_0___lsb 7
342 #define reg_iop_spu_r_special_stat___xor_bus1m_r3_0___width 1
343 #define reg_iop_spu_r_special_stat___xor_bus1m_r3_0___bit 7
344 #define reg_iop_spu_r_special_stat___fsm_in0___lsb 8
345 #define reg_iop_spu_r_special_stat___fsm_in0___width 1
346 #define reg_iop_spu_r_special_stat___fsm_in0___bit 8
347 #define reg_iop_spu_r_special_stat___fsm_in1___lsb 9
348 #define reg_iop_spu_r_special_stat___fsm_in1___width 1
349 #define reg_iop_spu_r_special_stat___fsm_in1___bit 9
350 #define reg_iop_spu_r_special_stat___fsm_in2___lsb 10
351 #define reg_iop_spu_r_special_stat___fsm_in2___width 1
352 #define reg_iop_spu_r_special_stat___fsm_in2___bit 10
353 #define reg_iop_spu_r_special_stat___fsm_in3___lsb 11
354 #define reg_iop_spu_r_special_stat___fsm_in3___width 1
355 #define reg_iop_spu_r_special_stat___fsm_in3___bit 11
356 #define reg_iop_spu_r_special_stat___fsm_in4___lsb 12
357 #define reg_iop_spu_r_special_stat___fsm_in4___width 1
358 #define reg_iop_spu_r_special_stat___fsm_in4___bit 12
359 #define reg_iop_spu_r_special_stat___fsm_in5___lsb 13
360 #define reg_iop_spu_r_special_stat___fsm_in5___width 1
361 #define reg_iop_spu_r_special_stat___fsm_in5___bit 13
362 #define reg_iop_spu_r_special_stat___fsm_in6___lsb 14
363 #define reg_iop_spu_r_special_stat___fsm_in6___width 1
364 #define reg_iop_spu_r_special_stat___fsm_in6___bit 14
365 #define reg_iop_spu_r_special_stat___fsm_in7___lsb 15
366 #define reg_iop_spu_r_special_stat___fsm_in7___width 1
367 #define reg_iop_spu_r_special_stat___fsm_in7___bit 15
368 #define reg_iop_spu_r_special_stat___event0___lsb 16
369 #define reg_iop_spu_r_special_stat___event0___width 1
370 #define reg_iop_spu_r_special_stat___event0___bit 16
371 #define reg_iop_spu_r_special_stat___event1___lsb 17
372 #define reg_iop_spu_r_special_stat___event1___width 1
373 #define reg_iop_spu_r_special_stat___event1___bit 17
374 #define reg_iop_spu_r_special_stat___event2___lsb 18
375 #define reg_iop_spu_r_special_stat___event2___width 1
376 #define reg_iop_spu_r_special_stat___event2___bit 18
377 #define reg_iop_spu_r_special_stat___event3___lsb 19
378 #define reg_iop_spu_r_special_stat___event3___width 1
379 #define reg_iop_spu_r_special_stat___event3___bit 19
380 #define reg_iop_spu_r_special_stat_offset 136
381
382 /* Register rw_reg_access, scope iop_spu, type rw */
383 #define reg_iop_spu_rw_reg_access___addr___lsb 0
384 #define reg_iop_spu_rw_reg_access___addr___width 13
385 #define reg_iop_spu_rw_reg_access___imm_hi___lsb 16
386 #define reg_iop_spu_rw_reg_access___imm_hi___width 16
387 #define reg_iop_spu_rw_reg_access_offset 140
388
389 #define STRIDE_iop_spu_rw_event_cfg 4
390 /* Register rw_event_cfg, scope iop_spu, type rw */
391 #define reg_iop_spu_rw_event_cfg___addr___lsb 0
392 #define reg_iop_spu_rw_event_cfg___addr___width 12
393 #define reg_iop_spu_rw_event_cfg___src___lsb 12
394 #define reg_iop_spu_rw_event_cfg___src___width 2
395 #define reg_iop_spu_rw_event_cfg___eq_en___lsb 14
396 #define reg_iop_spu_rw_event_cfg___eq_en___width 1
397 #define reg_iop_spu_rw_event_cfg___eq_en___bit 14
398 #define reg_iop_spu_rw_event_cfg___eq_inv___lsb 15
399 #define reg_iop_spu_rw_event_cfg___eq_inv___width 1
400 #define reg_iop_spu_rw_event_cfg___eq_inv___bit 15
401 #define reg_iop_spu_rw_event_cfg___gt_en___lsb 16
402 #define reg_iop_spu_rw_event_cfg___gt_en___width 1
403 #define reg_iop_spu_rw_event_cfg___gt_en___bit 16
404 #define reg_iop_spu_rw_event_cfg___gt_inv___lsb 17
405 #define reg_iop_spu_rw_event_cfg___gt_inv___width 1
406 #define reg_iop_spu_rw_event_cfg___gt_inv___bit 17
407 #define reg_iop_spu_rw_event_cfg_offset 144
408
409 #define STRIDE_iop_spu_rw_event_mask 4
410 /* Register rw_event_mask, scope iop_spu, type rw */
411 #define reg_iop_spu_rw_event_mask_offset 160
412
413 #define STRIDE_iop_spu_rw_event_val 4
414 /* Register rw_event_val, scope iop_spu, type rw */
415 #define reg_iop_spu_rw_event_val_offset 176
416
417 /* Register rw_event_ret, scope iop_spu, type rw */
418 #define reg_iop_spu_rw_event_ret___addr___lsb 0
419 #define reg_iop_spu_rw_event_ret___addr___width 12
420 #define reg_iop_spu_rw_event_ret_offset 192
421
422 /* Register r_trace, scope iop_spu, type r */
423 #define reg_iop_spu_r_trace___fsm___lsb 0
424 #define reg_iop_spu_r_trace___fsm___width 1
425 #define reg_iop_spu_r_trace___fsm___bit 0
426 #define reg_iop_spu_r_trace___en___lsb 1
427 #define reg_iop_spu_r_trace___en___width 1
428 #define reg_iop_spu_r_trace___en___bit 1
429 #define reg_iop_spu_r_trace___c_flag___lsb 2
430 #define reg_iop_spu_r_trace___c_flag___width 1
431 #define reg_iop_spu_r_trace___c_flag___bit 2
432 #define reg_iop_spu_r_trace___v_flag___lsb 3
433 #define reg_iop_spu_r_trace___v_flag___width 1
434 #define reg_iop_spu_r_trace___v_flag___bit 3
435 #define reg_iop_spu_r_trace___z_flag___lsb 4
436 #define reg_iop_spu_r_trace___z_flag___width 1
437 #define reg_iop_spu_r_trace___z_flag___bit 4
438 #define reg_iop_spu_r_trace___n_flag___lsb 5
439 #define reg_iop_spu_r_trace___n_flag___width 1
440 #define reg_iop_spu_r_trace___n_flag___bit 5
441 #define reg_iop_spu_r_trace___seq_addr___lsb 6
442 #define reg_iop_spu_r_trace___seq_addr___width 12
443 #define reg_iop_spu_r_trace___fsm_addr___lsb 20
444 #define reg_iop_spu_r_trace___fsm_addr___width 12
445 #define reg_iop_spu_r_trace_offset 196
446
447 /* Register r_fsm_trace, scope iop_spu, type r */
448 #define reg_iop_spu_r_fsm_trace___fsm___lsb 0
449 #define reg_iop_spu_r_fsm_trace___fsm___width 1
450 #define reg_iop_spu_r_fsm_trace___fsm___bit 0
451 #define reg_iop_spu_r_fsm_trace___en___lsb 1
452 #define reg_iop_spu_r_fsm_trace___en___width 1
453 #define reg_iop_spu_r_fsm_trace___en___bit 1
454 #define reg_iop_spu_r_fsm_trace___tmr_done___lsb 2
455 #define reg_iop_spu_r_fsm_trace___tmr_done___width 1
456 #define reg_iop_spu_r_fsm_trace___tmr_done___bit 2
457 #define reg_iop_spu_r_fsm_trace___inp0___lsb 3
458 #define reg_iop_spu_r_fsm_trace___inp0___width 1
459 #define reg_iop_spu_r_fsm_trace___inp0___bit 3
460 #define reg_iop_spu_r_fsm_trace___inp1___lsb 4
461 #define reg_iop_spu_r_fsm_trace___inp1___width 1
462 #define reg_iop_spu_r_fsm_trace___inp1___bit 4
463 #define reg_iop_spu_r_fsm_trace___inp2___lsb 5
464 #define reg_iop_spu_r_fsm_trace___inp2___width 1
465 #define reg_iop_spu_r_fsm_trace___inp2___bit 5
466 #define reg_iop_spu_r_fsm_trace___inp3___lsb 6
467 #define reg_iop_spu_r_fsm_trace___inp3___width 1
468 #define reg_iop_spu_r_fsm_trace___inp3___bit 6
469 #define reg_iop_spu_r_fsm_trace___event0___lsb 7
470 #define reg_iop_spu_r_fsm_trace___event0___width 1
471 #define reg_iop_spu_r_fsm_trace___event0___bit 7
472 #define reg_iop_spu_r_fsm_trace___event1___lsb 8
473 #define reg_iop_spu_r_fsm_trace___event1___width 1
474 #define reg_iop_spu_r_fsm_trace___event1___bit 8
475 #define reg_iop_spu_r_fsm_trace___event2___lsb 9
476 #define reg_iop_spu_r_fsm_trace___event2___width 1
477 #define reg_iop_spu_r_fsm_trace___event2___bit 9
478 #define reg_iop_spu_r_fsm_trace___event3___lsb 10
479 #define reg_iop_spu_r_fsm_trace___event3___width 1
480 #define reg_iop_spu_r_fsm_trace___event3___bit 10
481 #define reg_iop_spu_r_fsm_trace___gio_out___lsb 11
482 #define reg_iop_spu_r_fsm_trace___gio_out___width 8
483 #define reg_iop_spu_r_fsm_trace___fsm_addr___lsb 20
484 #define reg_iop_spu_r_fsm_trace___fsm_addr___width 12
485 #define reg_iop_spu_r_fsm_trace_offset 200
486
487 #define STRIDE_iop_spu_rw_brp 4
488 /* Register rw_brp, scope iop_spu, type rw */
489 #define reg_iop_spu_rw_brp___addr___lsb 0
490 #define reg_iop_spu_rw_brp___addr___width 12
491 #define reg_iop_spu_rw_brp___fsm___lsb 12
492 #define reg_iop_spu_rw_brp___fsm___width 1
493 #define reg_iop_spu_rw_brp___fsm___bit 12
494 #define reg_iop_spu_rw_brp___en___lsb 13
495 #define reg_iop_spu_rw_brp___en___width 1
496 #define reg_iop_spu_rw_brp___en___bit 13
497 #define reg_iop_spu_rw_brp_offset 204
498
499
500 /* Constants */
501 #define regk_iop_spu_attn_hi                      0x00000005
502 #define regk_iop_spu_attn_lo                      0x00000005
503 #define regk_iop_spu_attn_r0                      0x00000000
504 #define regk_iop_spu_attn_r1                      0x00000001
505 #define regk_iop_spu_attn_r10                     0x00000002
506 #define regk_iop_spu_attn_r11                     0x00000003
507 #define regk_iop_spu_attn_r12                     0x00000004
508 #define regk_iop_spu_attn_r13                     0x00000005
509 #define regk_iop_spu_attn_r14                     0x00000006
510 #define regk_iop_spu_attn_r15                     0x00000007
511 #define regk_iop_spu_attn_r2                      0x00000002
512 #define regk_iop_spu_attn_r3                      0x00000003
513 #define regk_iop_spu_attn_r4                      0x00000004
514 #define regk_iop_spu_attn_r5                      0x00000005
515 #define regk_iop_spu_attn_r6                      0x00000006
516 #define regk_iop_spu_attn_r7                      0x00000007
517 #define regk_iop_spu_attn_r8                      0x00000000
518 #define regk_iop_spu_attn_r9                      0x00000001
519 #define regk_iop_spu_c                            0x00000000
520 #define regk_iop_spu_flag                         0x00000002
521 #define regk_iop_spu_gio_in                       0x00000000
522 #define regk_iop_spu_gio_out                      0x00000005
523 #define regk_iop_spu_gio_out0                     0x00000008
524 #define regk_iop_spu_gio_out1                     0x00000009
525 #define regk_iop_spu_gio_out2                     0x0000000a
526 #define regk_iop_spu_gio_out3                     0x0000000b
527 #define regk_iop_spu_gio_out4                     0x0000000c
528 #define regk_iop_spu_gio_out5                     0x0000000d
529 #define regk_iop_spu_gio_out6                     0x0000000e
530 #define regk_iop_spu_gio_out7                     0x0000000f
531 #define regk_iop_spu_n                            0x00000003
532 #define regk_iop_spu_no                           0x00000000
533 #define regk_iop_spu_r0                           0x00000008
534 #define regk_iop_spu_r1                           0x00000009
535 #define regk_iop_spu_r10                          0x0000000a
536 #define regk_iop_spu_r11                          0x0000000b
537 #define regk_iop_spu_r12                          0x0000000c
538 #define regk_iop_spu_r13                          0x0000000d
539 #define regk_iop_spu_r14                          0x0000000e
540 #define regk_iop_spu_r15                          0x0000000f
541 #define regk_iop_spu_r2                           0x0000000a
542 #define regk_iop_spu_r3                           0x0000000b
543 #define regk_iop_spu_r4                           0x0000000c
544 #define regk_iop_spu_r5                           0x0000000d
545 #define regk_iop_spu_r6                           0x0000000e
546 #define regk_iop_spu_r7                           0x0000000f
547 #define regk_iop_spu_r8                           0x00000008
548 #define regk_iop_spu_r9                           0x00000009
549 #define regk_iop_spu_reg_hi                       0x00000002
550 #define regk_iop_spu_reg_lo                       0x00000002
551 #define regk_iop_spu_rw_brp_default               0x00000000
552 #define regk_iop_spu_rw_brp_size                  0x00000004
553 #define regk_iop_spu_rw_ctrl_default              0x00000000
554 #define regk_iop_spu_rw_event_cfg_size            0x00000004
555 #define regk_iop_spu_rw_event_mask_size           0x00000004
556 #define regk_iop_spu_rw_event_val_size            0x00000004
557 #define regk_iop_spu_rw_gio_out_default           0x00000000
558 #define regk_iop_spu_rw_r_size                    0x00000010
559 #define regk_iop_spu_rw_reg_access_default        0x00000000
560 #define regk_iop_spu_stat_in                      0x00000002
561 #define regk_iop_spu_statin_hi                    0x00000004
562 #define regk_iop_spu_statin_lo                    0x00000004
563 #define regk_iop_spu_trig                         0x00000003
564 #define regk_iop_spu_trigger                      0x00000006
565 #define regk_iop_spu_v                            0x00000001
566 #define regk_iop_spu_wsts_gioout_spec             0x00000001
567 #define regk_iop_spu_xor                          0x00000003
568 #define regk_iop_spu_xor_bus0_r2_0                0x00000000
569 #define regk_iop_spu_xor_bus0m_r2_0               0x00000002
570 #define regk_iop_spu_xor_bus1_r3_0                0x00000001
571 #define regk_iop_spu_xor_bus1m_r3_0               0x00000003
572 #define regk_iop_spu_yes                          0x00000001
573 #define regk_iop_spu_z                            0x00000002
574 #endif /* __iop_spu_defs_asm_h */