GNU Linux-libre 4.9.337-gnu1
[releases.git] / arch / powerpc / sysdev / cpm1.c
1 /*
2  * General Purpose functions for the global management of the
3  * Communication Processor Module.
4  * Copyright (c) 1997 Dan error_act (dmalek@jlc.net)
5  *
6  * In addition to the individual control of the communication
7  * channels, there are a few functions that globally affect the
8  * communication processor.
9  *
10  * Buffer descriptors must be allocated from the dual ported memory
11  * space.  The allocator for that is here.  When the communication
12  * process is reset, we reclaim the memory available.  There is
13  * currently no deallocator for this memory.
14  * The amount of space available is platform dependent.  On the
15  * MBX, the EPPC software loads additional microcode into the
16  * communication processor, and uses some of the DP ram for this
17  * purpose.  Current, the first 512 bytes and the last 256 bytes of
18  * memory are used.  Right now I am conservative and only use the
19  * memory that can never be used for microcode.  If there are
20  * applications that require more DP ram, we can expand the boundaries
21  * but then we have to be careful of any downloaded microcode.
22  */
23 #include <linux/errno.h>
24 #include <linux/sched.h>
25 #include <linux/kernel.h>
26 #include <linux/dma-mapping.h>
27 #include <linux/param.h>
28 #include <linux/string.h>
29 #include <linux/mm.h>
30 #include <linux/interrupt.h>
31 #include <linux/irq.h>
32 #include <linux/module.h>
33 #include <linux/spinlock.h>
34 #include <linux/slab.h>
35 #include <asm/page.h>
36 #include <asm/pgtable.h>
37 #include <asm/8xx_immap.h>
38 #include <asm/cpm1.h>
39 #include <asm/io.h>
40 #include <asm/tlbflush.h>
41 #include <asm/rheap.h>
42 #include <asm/prom.h>
43 #include <asm/cpm.h>
44
45 #include <asm/fs_pd.h>
46
47 #ifdef CONFIG_8xx_GPIO
48 #include <linux/of_gpio.h>
49 #endif
50
51 #define CPM_MAP_SIZE    (0x4000)
52
53 cpm8xx_t __iomem *cpmp;  /* Pointer to comm processor space */
54 immap_t __iomem *mpc8xx_immr;
55 static cpic8xx_t __iomem *cpic_reg;
56
57 static struct irq_domain *cpm_pic_host;
58
59 static void cpm_mask_irq(struct irq_data *d)
60 {
61         unsigned int cpm_vec = (unsigned int)irqd_to_hwirq(d);
62
63         clrbits32(&cpic_reg->cpic_cimr, (1 << cpm_vec));
64 }
65
66 static void cpm_unmask_irq(struct irq_data *d)
67 {
68         unsigned int cpm_vec = (unsigned int)irqd_to_hwirq(d);
69
70         setbits32(&cpic_reg->cpic_cimr, (1 << cpm_vec));
71 }
72
73 static void cpm_end_irq(struct irq_data *d)
74 {
75         unsigned int cpm_vec = (unsigned int)irqd_to_hwirq(d);
76
77         out_be32(&cpic_reg->cpic_cisr, (1 << cpm_vec));
78 }
79
80 static struct irq_chip cpm_pic = {
81         .name = "CPM PIC",
82         .irq_mask = cpm_mask_irq,
83         .irq_unmask = cpm_unmask_irq,
84         .irq_eoi = cpm_end_irq,
85 };
86
87 int cpm_get_irq(void)
88 {
89         int cpm_vec;
90
91         /* Get the vector by setting the ACK bit and then reading
92          * the register.
93          */
94         out_be16(&cpic_reg->cpic_civr, 1);
95         cpm_vec = in_be16(&cpic_reg->cpic_civr);
96         cpm_vec >>= 11;
97
98         return irq_linear_revmap(cpm_pic_host, cpm_vec);
99 }
100
101 static int cpm_pic_host_map(struct irq_domain *h, unsigned int virq,
102                           irq_hw_number_t hw)
103 {
104         pr_debug("cpm_pic_host_map(%d, 0x%lx)\n", virq, hw);
105
106         irq_set_status_flags(virq, IRQ_LEVEL);
107         irq_set_chip_and_handler(virq, &cpm_pic, handle_fasteoi_irq);
108         return 0;
109 }
110
111 /* The CPM can generate the error interrupt when there is a race condition
112  * between generating and masking interrupts.  All we have to do is ACK it
113  * and return.  This is a no-op function so we don't need any special
114  * tests in the interrupt handler.
115  */
116 static irqreturn_t cpm_error_interrupt(int irq, void *dev)
117 {
118         return IRQ_HANDLED;
119 }
120
121 static struct irqaction cpm_error_irqaction = {
122         .handler = cpm_error_interrupt,
123         .flags = IRQF_NO_THREAD,
124         .name = "error",
125 };
126
127 static const struct irq_domain_ops cpm_pic_host_ops = {
128         .map = cpm_pic_host_map,
129 };
130
131 unsigned int cpm_pic_init(void)
132 {
133         struct device_node *np = NULL;
134         struct resource res;
135         unsigned int sirq = 0, hwirq, eirq;
136         int ret;
137
138         pr_debug("cpm_pic_init\n");
139
140         np = of_find_compatible_node(NULL, NULL, "fsl,cpm1-pic");
141         if (np == NULL)
142                 np = of_find_compatible_node(NULL, "cpm-pic", "CPM");
143         if (np == NULL) {
144                 printk(KERN_ERR "CPM PIC init: can not find cpm-pic node\n");
145                 return sirq;
146         }
147
148         ret = of_address_to_resource(np, 0, &res);
149         if (ret)
150                 goto end;
151
152         cpic_reg = ioremap(res.start, resource_size(&res));
153         if (cpic_reg == NULL)
154                 goto end;
155
156         sirq = irq_of_parse_and_map(np, 0);
157         if (!sirq)
158                 goto end;
159
160         /* Initialize the CPM interrupt controller. */
161         hwirq = (unsigned int)virq_to_hw(sirq);
162         out_be32(&cpic_reg->cpic_cicr,
163             (CICR_SCD_SCC4 | CICR_SCC_SCC3 | CICR_SCB_SCC2 | CICR_SCA_SCC1) |
164                 ((hwirq/2) << 13) | CICR_HP_MASK);
165
166         out_be32(&cpic_reg->cpic_cimr, 0);
167
168         cpm_pic_host = irq_domain_add_linear(np, 64, &cpm_pic_host_ops, NULL);
169         if (cpm_pic_host == NULL) {
170                 printk(KERN_ERR "CPM2 PIC: failed to allocate irq host!\n");
171                 sirq = 0;
172                 goto end;
173         }
174
175         /* Install our own error handler. */
176         np = of_find_compatible_node(NULL, NULL, "fsl,cpm1");
177         if (np == NULL)
178                 np = of_find_node_by_type(NULL, "cpm");
179         if (np == NULL) {
180                 printk(KERN_ERR "CPM PIC init: can not find cpm node\n");
181                 goto end;
182         }
183
184         eirq = irq_of_parse_and_map(np, 0);
185         if (!eirq)
186                 goto end;
187
188         if (setup_irq(eirq, &cpm_error_irqaction))
189                 printk(KERN_ERR "Could not allocate CPM error IRQ!");
190
191         setbits32(&cpic_reg->cpic_cicr, CICR_IEN);
192
193 end:
194         of_node_put(np);
195         return sirq;
196 }
197
198 void __init cpm_reset(void)
199 {
200         sysconf8xx_t __iomem *siu_conf;
201
202         mpc8xx_immr = ioremap(get_immrbase(), 0x4000);
203         if (!mpc8xx_immr) {
204                 printk(KERN_CRIT "Could not map IMMR\n");
205                 return;
206         }
207
208         cpmp = &mpc8xx_immr->im_cpm;
209
210 #ifndef CONFIG_PPC_EARLY_DEBUG_CPM
211         /* Perform a reset.
212         */
213         out_be16(&cpmp->cp_cpcr, CPM_CR_RST | CPM_CR_FLG);
214
215         /* Wait for it.
216         */
217         while (in_be16(&cpmp->cp_cpcr) & CPM_CR_FLG);
218 #endif
219
220 #ifdef CONFIG_UCODE_PATCH
221         cpm_load_patch(cpmp);
222 #endif
223
224         /* Set SDMA Bus Request priority 5.
225          * On 860T, this also enables FEC priority 6.  I am not sure
226          * this is what we really want for some applications, but the
227          * manual recommends it.
228          * Bit 25, FAM can also be set to use FEC aggressive mode (860T).
229          */
230         siu_conf = immr_map(im_siu_conf);
231         if ((mfspr(SPRN_IMMR) & 0xffff) == 0x0900) /* MPC885 */
232                 out_be32(&siu_conf->sc_sdcr, 0x40);
233         else
234                 out_be32(&siu_conf->sc_sdcr, 1);
235         immr_unmap(siu_conf);
236 }
237
238 static DEFINE_SPINLOCK(cmd_lock);
239
240 #define MAX_CR_CMD_LOOPS        10000
241
242 int cpm_command(u32 command, u8 opcode)
243 {
244         int i, ret;
245         unsigned long flags;
246
247         if (command & 0xffffff0f)
248                 return -EINVAL;
249
250         spin_lock_irqsave(&cmd_lock, flags);
251
252         ret = 0;
253         out_be16(&cpmp->cp_cpcr, command | CPM_CR_FLG | (opcode << 8));
254         for (i = 0; i < MAX_CR_CMD_LOOPS; i++)
255                 if ((in_be16(&cpmp->cp_cpcr) & CPM_CR_FLG) == 0)
256                         goto out;
257
258         printk(KERN_ERR "%s(): Not able to issue CPM command\n", __func__);
259         ret = -EIO;
260 out:
261         spin_unlock_irqrestore(&cmd_lock, flags);
262         return ret;
263 }
264 EXPORT_SYMBOL(cpm_command);
265
266 /* Set a baud rate generator.  This needs lots of work.  There are
267  * four BRGs, any of which can be wired to any channel.
268  * The internal baud rate clock is the system clock divided by 16.
269  * This assumes the baudrate is 16x oversampled by the uart.
270  */
271 #define BRG_INT_CLK             (get_brgfreq())
272 #define BRG_UART_CLK            (BRG_INT_CLK/16)
273 #define BRG_UART_CLK_DIV16      (BRG_UART_CLK/16)
274
275 void
276 cpm_setbrg(uint brg, uint rate)
277 {
278         u32 __iomem *bp;
279
280         /* This is good enough to get SMCs running.....
281         */
282         bp = &cpmp->cp_brgc1;
283         bp += brg;
284         /* The BRG has a 12-bit counter.  For really slow baud rates (or
285          * really fast processors), we may have to further divide by 16.
286          */
287         if (((BRG_UART_CLK / rate) - 1) < 4096)
288                 out_be32(bp, (((BRG_UART_CLK / rate) - 1) << 1) | CPM_BRG_EN);
289         else
290                 out_be32(bp, (((BRG_UART_CLK_DIV16 / rate) - 1) << 1) |
291                               CPM_BRG_EN | CPM_BRG_DIV16);
292 }
293 EXPORT_SYMBOL(cpm_setbrg);
294
295 struct cpm_ioport16 {
296         __be16 dir, par, odr_sor, dat, intr;
297         __be16 res[3];
298 };
299
300 struct cpm_ioport32b {
301         __be32 dir, par, odr, dat;
302 };
303
304 struct cpm_ioport32e {
305         __be32 dir, par, sor, odr, dat;
306 };
307
308 static void cpm1_set_pin32(int port, int pin, int flags)
309 {
310         struct cpm_ioport32e __iomem *iop;
311         pin = 1 << (31 - pin);
312
313         if (port == CPM_PORTB)
314                 iop = (struct cpm_ioport32e __iomem *)
315                       &mpc8xx_immr->im_cpm.cp_pbdir;
316         else
317                 iop = (struct cpm_ioport32e __iomem *)
318                       &mpc8xx_immr->im_cpm.cp_pedir;
319
320         if (flags & CPM_PIN_OUTPUT)
321                 setbits32(&iop->dir, pin);
322         else
323                 clrbits32(&iop->dir, pin);
324
325         if (!(flags & CPM_PIN_GPIO))
326                 setbits32(&iop->par, pin);
327         else
328                 clrbits32(&iop->par, pin);
329
330         if (port == CPM_PORTB) {
331                 if (flags & CPM_PIN_OPENDRAIN)
332                         setbits16(&mpc8xx_immr->im_cpm.cp_pbodr, pin);
333                 else
334                         clrbits16(&mpc8xx_immr->im_cpm.cp_pbodr, pin);
335         }
336
337         if (port == CPM_PORTE) {
338                 if (flags & CPM_PIN_SECONDARY)
339                         setbits32(&iop->sor, pin);
340                 else
341                         clrbits32(&iop->sor, pin);
342
343                 if (flags & CPM_PIN_OPENDRAIN)
344                         setbits32(&mpc8xx_immr->im_cpm.cp_peodr, pin);
345                 else
346                         clrbits32(&mpc8xx_immr->im_cpm.cp_peodr, pin);
347         }
348 }
349
350 static void cpm1_set_pin16(int port, int pin, int flags)
351 {
352         struct cpm_ioport16 __iomem *iop =
353                 (struct cpm_ioport16 __iomem *)&mpc8xx_immr->im_ioport;
354
355         pin = 1 << (15 - pin);
356
357         if (port != 0)
358                 iop += port - 1;
359
360         if (flags & CPM_PIN_OUTPUT)
361                 setbits16(&iop->dir, pin);
362         else
363                 clrbits16(&iop->dir, pin);
364
365         if (!(flags & CPM_PIN_GPIO))
366                 setbits16(&iop->par, pin);
367         else
368                 clrbits16(&iop->par, pin);
369
370         if (port == CPM_PORTA) {
371                 if (flags & CPM_PIN_OPENDRAIN)
372                         setbits16(&iop->odr_sor, pin);
373                 else
374                         clrbits16(&iop->odr_sor, pin);
375         }
376         if (port == CPM_PORTC) {
377                 if (flags & CPM_PIN_SECONDARY)
378                         setbits16(&iop->odr_sor, pin);
379                 else
380                         clrbits16(&iop->odr_sor, pin);
381         }
382 }
383
384 void cpm1_set_pin(enum cpm_port port, int pin, int flags)
385 {
386         if (port == CPM_PORTB || port == CPM_PORTE)
387                 cpm1_set_pin32(port, pin, flags);
388         else
389                 cpm1_set_pin16(port, pin, flags);
390 }
391
392 int cpm1_clk_setup(enum cpm_clk_target target, int clock, int mode)
393 {
394         int shift;
395         int i, bits = 0;
396         u32 __iomem *reg;
397         u32 mask = 7;
398
399         u8 clk_map[][3] = {
400                 {CPM_CLK_SCC1, CPM_BRG1, 0},
401                 {CPM_CLK_SCC1, CPM_BRG2, 1},
402                 {CPM_CLK_SCC1, CPM_BRG3, 2},
403                 {CPM_CLK_SCC1, CPM_BRG4, 3},
404                 {CPM_CLK_SCC1, CPM_CLK1, 4},
405                 {CPM_CLK_SCC1, CPM_CLK2, 5},
406                 {CPM_CLK_SCC1, CPM_CLK3, 6},
407                 {CPM_CLK_SCC1, CPM_CLK4, 7},
408
409                 {CPM_CLK_SCC2, CPM_BRG1, 0},
410                 {CPM_CLK_SCC2, CPM_BRG2, 1},
411                 {CPM_CLK_SCC2, CPM_BRG3, 2},
412                 {CPM_CLK_SCC2, CPM_BRG4, 3},
413                 {CPM_CLK_SCC2, CPM_CLK1, 4},
414                 {CPM_CLK_SCC2, CPM_CLK2, 5},
415                 {CPM_CLK_SCC2, CPM_CLK3, 6},
416                 {CPM_CLK_SCC2, CPM_CLK4, 7},
417
418                 {CPM_CLK_SCC3, CPM_BRG1, 0},
419                 {CPM_CLK_SCC3, CPM_BRG2, 1},
420                 {CPM_CLK_SCC3, CPM_BRG3, 2},
421                 {CPM_CLK_SCC3, CPM_BRG4, 3},
422                 {CPM_CLK_SCC3, CPM_CLK5, 4},
423                 {CPM_CLK_SCC3, CPM_CLK6, 5},
424                 {CPM_CLK_SCC3, CPM_CLK7, 6},
425                 {CPM_CLK_SCC3, CPM_CLK8, 7},
426
427                 {CPM_CLK_SCC4, CPM_BRG1, 0},
428                 {CPM_CLK_SCC4, CPM_BRG2, 1},
429                 {CPM_CLK_SCC4, CPM_BRG3, 2},
430                 {CPM_CLK_SCC4, CPM_BRG4, 3},
431                 {CPM_CLK_SCC4, CPM_CLK5, 4},
432                 {CPM_CLK_SCC4, CPM_CLK6, 5},
433                 {CPM_CLK_SCC4, CPM_CLK7, 6},
434                 {CPM_CLK_SCC4, CPM_CLK8, 7},
435
436                 {CPM_CLK_SMC1, CPM_BRG1, 0},
437                 {CPM_CLK_SMC1, CPM_BRG2, 1},
438                 {CPM_CLK_SMC1, CPM_BRG3, 2},
439                 {CPM_CLK_SMC1, CPM_BRG4, 3},
440                 {CPM_CLK_SMC1, CPM_CLK1, 4},
441                 {CPM_CLK_SMC1, CPM_CLK2, 5},
442                 {CPM_CLK_SMC1, CPM_CLK3, 6},
443                 {CPM_CLK_SMC1, CPM_CLK4, 7},
444
445                 {CPM_CLK_SMC2, CPM_BRG1, 0},
446                 {CPM_CLK_SMC2, CPM_BRG2, 1},
447                 {CPM_CLK_SMC2, CPM_BRG3, 2},
448                 {CPM_CLK_SMC2, CPM_BRG4, 3},
449                 {CPM_CLK_SMC2, CPM_CLK5, 4},
450                 {CPM_CLK_SMC2, CPM_CLK6, 5},
451                 {CPM_CLK_SMC2, CPM_CLK7, 6},
452                 {CPM_CLK_SMC2, CPM_CLK8, 7},
453         };
454
455         switch (target) {
456         case CPM_CLK_SCC1:
457                 reg = &mpc8xx_immr->im_cpm.cp_sicr;
458                 shift = 0;
459                 break;
460
461         case CPM_CLK_SCC2:
462                 reg = &mpc8xx_immr->im_cpm.cp_sicr;
463                 shift = 8;
464                 break;
465
466         case CPM_CLK_SCC3:
467                 reg = &mpc8xx_immr->im_cpm.cp_sicr;
468                 shift = 16;
469                 break;
470
471         case CPM_CLK_SCC4:
472                 reg = &mpc8xx_immr->im_cpm.cp_sicr;
473                 shift = 24;
474                 break;
475
476         case CPM_CLK_SMC1:
477                 reg = &mpc8xx_immr->im_cpm.cp_simode;
478                 shift = 12;
479                 break;
480
481         case CPM_CLK_SMC2:
482                 reg = &mpc8xx_immr->im_cpm.cp_simode;
483                 shift = 28;
484                 break;
485
486         default:
487                 printk(KERN_ERR "cpm1_clock_setup: invalid clock target\n");
488                 return -EINVAL;
489         }
490
491         for (i = 0; i < ARRAY_SIZE(clk_map); i++) {
492                 if (clk_map[i][0] == target && clk_map[i][1] == clock) {
493                         bits = clk_map[i][2];
494                         break;
495                 }
496         }
497
498         if (i == ARRAY_SIZE(clk_map)) {
499                 printk(KERN_ERR "cpm1_clock_setup: invalid clock combination\n");
500                 return -EINVAL;
501         }
502
503         bits <<= shift;
504         mask <<= shift;
505
506         if (reg == &mpc8xx_immr->im_cpm.cp_sicr) {
507                 if (mode == CPM_CLK_RTX) {
508                         bits |= bits << 3;
509                         mask |= mask << 3;
510                 } else if (mode == CPM_CLK_RX) {
511                         bits <<= 3;
512                         mask <<= 3;
513                 }
514         }
515
516         out_be32(reg, (in_be32(reg) & ~mask) | bits);
517
518         return 0;
519 }
520
521 /*
522  * GPIO LIB API implementation
523  */
524 #ifdef CONFIG_8xx_GPIO
525
526 struct cpm1_gpio16_chip {
527         struct of_mm_gpio_chip mm_gc;
528         spinlock_t lock;
529
530         /* shadowed data register to clear/set bits safely */
531         u16 cpdata;
532 };
533
534 static void cpm1_gpio16_save_regs(struct of_mm_gpio_chip *mm_gc)
535 {
536         struct cpm1_gpio16_chip *cpm1_gc =
537                 container_of(mm_gc, struct cpm1_gpio16_chip, mm_gc);
538         struct cpm_ioport16 __iomem *iop = mm_gc->regs;
539
540         cpm1_gc->cpdata = in_be16(&iop->dat);
541 }
542
543 static int cpm1_gpio16_get(struct gpio_chip *gc, unsigned int gpio)
544 {
545         struct of_mm_gpio_chip *mm_gc = to_of_mm_gpio_chip(gc);
546         struct cpm_ioport16 __iomem *iop = mm_gc->regs;
547         u16 pin_mask;
548
549         pin_mask = 1 << (15 - gpio);
550
551         return !!(in_be16(&iop->dat) & pin_mask);
552 }
553
554 static void __cpm1_gpio16_set(struct of_mm_gpio_chip *mm_gc, u16 pin_mask,
555         int value)
556 {
557         struct cpm1_gpio16_chip *cpm1_gc = gpiochip_get_data(&mm_gc->gc);
558         struct cpm_ioport16 __iomem *iop = mm_gc->regs;
559
560         if (value)
561                 cpm1_gc->cpdata |= pin_mask;
562         else
563                 cpm1_gc->cpdata &= ~pin_mask;
564
565         out_be16(&iop->dat, cpm1_gc->cpdata);
566 }
567
568 static void cpm1_gpio16_set(struct gpio_chip *gc, unsigned int gpio, int value)
569 {
570         struct of_mm_gpio_chip *mm_gc = to_of_mm_gpio_chip(gc);
571         struct cpm1_gpio16_chip *cpm1_gc = gpiochip_get_data(&mm_gc->gc);
572         unsigned long flags;
573         u16 pin_mask = 1 << (15 - gpio);
574
575         spin_lock_irqsave(&cpm1_gc->lock, flags);
576
577         __cpm1_gpio16_set(mm_gc, pin_mask, value);
578
579         spin_unlock_irqrestore(&cpm1_gc->lock, flags);
580 }
581
582 static int cpm1_gpio16_dir_out(struct gpio_chip *gc, unsigned int gpio, int val)
583 {
584         struct of_mm_gpio_chip *mm_gc = to_of_mm_gpio_chip(gc);
585         struct cpm1_gpio16_chip *cpm1_gc = gpiochip_get_data(&mm_gc->gc);
586         struct cpm_ioport16 __iomem *iop = mm_gc->regs;
587         unsigned long flags;
588         u16 pin_mask = 1 << (15 - gpio);
589
590         spin_lock_irqsave(&cpm1_gc->lock, flags);
591
592         setbits16(&iop->dir, pin_mask);
593         __cpm1_gpio16_set(mm_gc, pin_mask, val);
594
595         spin_unlock_irqrestore(&cpm1_gc->lock, flags);
596
597         return 0;
598 }
599
600 static int cpm1_gpio16_dir_in(struct gpio_chip *gc, unsigned int gpio)
601 {
602         struct of_mm_gpio_chip *mm_gc = to_of_mm_gpio_chip(gc);
603         struct cpm1_gpio16_chip *cpm1_gc = gpiochip_get_data(&mm_gc->gc);
604         struct cpm_ioport16 __iomem *iop = mm_gc->regs;
605         unsigned long flags;
606         u16 pin_mask = 1 << (15 - gpio);
607
608         spin_lock_irqsave(&cpm1_gc->lock, flags);
609
610         clrbits16(&iop->dir, pin_mask);
611
612         spin_unlock_irqrestore(&cpm1_gc->lock, flags);
613
614         return 0;
615 }
616
617 int cpm1_gpiochip_add16(struct device_node *np)
618 {
619         struct cpm1_gpio16_chip *cpm1_gc;
620         struct of_mm_gpio_chip *mm_gc;
621         struct gpio_chip *gc;
622
623         cpm1_gc = kzalloc(sizeof(*cpm1_gc), GFP_KERNEL);
624         if (!cpm1_gc)
625                 return -ENOMEM;
626
627         spin_lock_init(&cpm1_gc->lock);
628
629         mm_gc = &cpm1_gc->mm_gc;
630         gc = &mm_gc->gc;
631
632         mm_gc->save_regs = cpm1_gpio16_save_regs;
633         gc->ngpio = 16;
634         gc->direction_input = cpm1_gpio16_dir_in;
635         gc->direction_output = cpm1_gpio16_dir_out;
636         gc->get = cpm1_gpio16_get;
637         gc->set = cpm1_gpio16_set;
638
639         return of_mm_gpiochip_add_data(np, mm_gc, cpm1_gc);
640 }
641
642 struct cpm1_gpio32_chip {
643         struct of_mm_gpio_chip mm_gc;
644         spinlock_t lock;
645
646         /* shadowed data register to clear/set bits safely */
647         u32 cpdata;
648 };
649
650 static void cpm1_gpio32_save_regs(struct of_mm_gpio_chip *mm_gc)
651 {
652         struct cpm1_gpio32_chip *cpm1_gc =
653                 container_of(mm_gc, struct cpm1_gpio32_chip, mm_gc);
654         struct cpm_ioport32b __iomem *iop = mm_gc->regs;
655
656         cpm1_gc->cpdata = in_be32(&iop->dat);
657 }
658
659 static int cpm1_gpio32_get(struct gpio_chip *gc, unsigned int gpio)
660 {
661         struct of_mm_gpio_chip *mm_gc = to_of_mm_gpio_chip(gc);
662         struct cpm_ioport32b __iomem *iop = mm_gc->regs;
663         u32 pin_mask;
664
665         pin_mask = 1 << (31 - gpio);
666
667         return !!(in_be32(&iop->dat) & pin_mask);
668 }
669
670 static void __cpm1_gpio32_set(struct of_mm_gpio_chip *mm_gc, u32 pin_mask,
671         int value)
672 {
673         struct cpm1_gpio32_chip *cpm1_gc = gpiochip_get_data(&mm_gc->gc);
674         struct cpm_ioport32b __iomem *iop = mm_gc->regs;
675
676         if (value)
677                 cpm1_gc->cpdata |= pin_mask;
678         else
679                 cpm1_gc->cpdata &= ~pin_mask;
680
681         out_be32(&iop->dat, cpm1_gc->cpdata);
682 }
683
684 static void cpm1_gpio32_set(struct gpio_chip *gc, unsigned int gpio, int value)
685 {
686         struct of_mm_gpio_chip *mm_gc = to_of_mm_gpio_chip(gc);
687         struct cpm1_gpio32_chip *cpm1_gc = gpiochip_get_data(&mm_gc->gc);
688         unsigned long flags;
689         u32 pin_mask = 1 << (31 - gpio);
690
691         spin_lock_irqsave(&cpm1_gc->lock, flags);
692
693         __cpm1_gpio32_set(mm_gc, pin_mask, value);
694
695         spin_unlock_irqrestore(&cpm1_gc->lock, flags);
696 }
697
698 static int cpm1_gpio32_dir_out(struct gpio_chip *gc, unsigned int gpio, int val)
699 {
700         struct of_mm_gpio_chip *mm_gc = to_of_mm_gpio_chip(gc);
701         struct cpm1_gpio32_chip *cpm1_gc = gpiochip_get_data(&mm_gc->gc);
702         struct cpm_ioport32b __iomem *iop = mm_gc->regs;
703         unsigned long flags;
704         u32 pin_mask = 1 << (31 - gpio);
705
706         spin_lock_irqsave(&cpm1_gc->lock, flags);
707
708         setbits32(&iop->dir, pin_mask);
709         __cpm1_gpio32_set(mm_gc, pin_mask, val);
710
711         spin_unlock_irqrestore(&cpm1_gc->lock, flags);
712
713         return 0;
714 }
715
716 static int cpm1_gpio32_dir_in(struct gpio_chip *gc, unsigned int gpio)
717 {
718         struct of_mm_gpio_chip *mm_gc = to_of_mm_gpio_chip(gc);
719         struct cpm1_gpio32_chip *cpm1_gc = gpiochip_get_data(&mm_gc->gc);
720         struct cpm_ioport32b __iomem *iop = mm_gc->regs;
721         unsigned long flags;
722         u32 pin_mask = 1 << (31 - gpio);
723
724         spin_lock_irqsave(&cpm1_gc->lock, flags);
725
726         clrbits32(&iop->dir, pin_mask);
727
728         spin_unlock_irqrestore(&cpm1_gc->lock, flags);
729
730         return 0;
731 }
732
733 int cpm1_gpiochip_add32(struct device_node *np)
734 {
735         struct cpm1_gpio32_chip *cpm1_gc;
736         struct of_mm_gpio_chip *mm_gc;
737         struct gpio_chip *gc;
738
739         cpm1_gc = kzalloc(sizeof(*cpm1_gc), GFP_KERNEL);
740         if (!cpm1_gc)
741                 return -ENOMEM;
742
743         spin_lock_init(&cpm1_gc->lock);
744
745         mm_gc = &cpm1_gc->mm_gc;
746         gc = &mm_gc->gc;
747
748         mm_gc->save_regs = cpm1_gpio32_save_regs;
749         gc->ngpio = 32;
750         gc->direction_input = cpm1_gpio32_dir_in;
751         gc->direction_output = cpm1_gpio32_dir_out;
752         gc->get = cpm1_gpio32_get;
753         gc->set = cpm1_gpio32_set;
754
755         return of_mm_gpiochip_add_data(np, mm_gc, cpm1_gc);
756 }
757
758 static int cpm_init_par_io(void)
759 {
760         struct device_node *np;
761
762         for_each_compatible_node(np, NULL, "fsl,cpm1-pario-bank-a")
763                 cpm1_gpiochip_add16(np);
764
765         for_each_compatible_node(np, NULL, "fsl,cpm1-pario-bank-b")
766                 cpm1_gpiochip_add32(np);
767
768         for_each_compatible_node(np, NULL, "fsl,cpm1-pario-bank-c")
769                 cpm1_gpiochip_add16(np);
770
771         for_each_compatible_node(np, NULL, "fsl,cpm1-pario-bank-d")
772                 cpm1_gpiochip_add16(np);
773
774         /* Port E uses CPM2 layout */
775         for_each_compatible_node(np, NULL, "fsl,cpm1-pario-bank-e")
776                 cpm2_gpiochip_add32(np);
777         return 0;
778 }
779 arch_initcall(cpm_init_par_io);
780
781 #endif /* CONFIG_8xx_GPIO */