GNU Linux-libre 4.19.286-gnu1
[releases.git] / drivers / gpu / drm / amd / display / dc / calcs / dcn_calcs.c
1 /*
2  * Copyright 2017 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: AMD
23  *
24  */
25
26 #include "dm_services.h"
27 #include "dcn_calcs.h"
28 #include "dcn_calc_auto.h"
29 #include "dc.h"
30 #include "dal_asic_id.h"
31
32 #include "resource.h"
33 #include "dcn10/dcn10_resource.h"
34 #include "dcn10/dcn10_hubbub.h"
35
36 #include "dcn_calc_math.h"
37
38 #define DC_LOGGER \
39         dc->ctx->logger
40 /*
41  * NOTE:
42  *   This file is gcc-parseable HW gospel, coming straight from HW engineers.
43  *
44  * It doesn't adhere to Linux kernel style and sometimes will do things in odd
45  * ways. Unless there is something clearly wrong with it the code should
46  * remain as-is as it provides us with a guarantee from HW that it is correct.
47  */
48
49 /* Defaults from spreadsheet rev#247 */
50 const struct dcn_soc_bounding_box dcn10_soc_defaults = {
51                 /* latencies */
52                 .sr_exit_time = 17, /*us*/
53                 .sr_enter_plus_exit_time = 19, /*us*/
54                 .urgent_latency = 4, /*us*/
55                 .dram_clock_change_latency = 17, /*us*/
56                 .write_back_latency = 12, /*us*/
57                 .percent_of_ideal_drambw_received_after_urg_latency = 80, /*%*/
58
59                 /* below default clocks derived from STA target base on
60                  * slow-slow corner + 10% margin with voltages aligned to FCLK.
61                  *
62                  * Use these value if fused value doesn't make sense as earlier
63                  * part don't have correct value fused */
64                 /* default DCF CLK DPM on RV*/
65                 .dcfclkv_max0p9 = 655,  /* MHz, = 3600/5.5 */
66                 .dcfclkv_nom0p8 = 626,  /* MHz, = 3600/5.75 */
67                 .dcfclkv_mid0p72 = 600, /* MHz, = 3600/6, bypass */
68                 .dcfclkv_min0p65 = 300, /* MHz, = 3600/12, bypass */
69
70                 /* default DISP CLK voltage state on RV */
71                 .max_dispclk_vmax0p9 = 1108,    /* MHz, = 3600/3.25 */
72                 .max_dispclk_vnom0p8 = 1029,    /* MHz, = 3600/3.5 */
73                 .max_dispclk_vmid0p72 = 960,    /* MHz, = 3600/3.75 */
74                 .max_dispclk_vmin0p65 = 626,    /* MHz, = 3600/5.75 */
75
76                 /* default DPP CLK voltage state on RV */
77                 .max_dppclk_vmax0p9 = 720,      /* MHz, = 3600/5 */
78                 .max_dppclk_vnom0p8 = 686,      /* MHz, = 3600/5.25 */
79                 .max_dppclk_vmid0p72 = 626,     /* MHz, = 3600/5.75 */
80                 .max_dppclk_vmin0p65 = 400,     /* MHz, = 3600/9 */
81
82                 /* default PHY CLK voltage state on RV */
83                 .phyclkv_max0p9 = 900, /*MHz*/
84                 .phyclkv_nom0p8 = 847, /*MHz*/
85                 .phyclkv_mid0p72 = 800, /*MHz*/
86                 .phyclkv_min0p65 = 600, /*MHz*/
87
88                 /* BW depend on FCLK, MCLK, # of channels */
89                 /* dual channel BW */
90                 .fabric_and_dram_bandwidth_vmax0p9 = 38.4f, /*GB/s*/
91                 .fabric_and_dram_bandwidth_vnom0p8 = 34.133f, /*GB/s*/
92                 .fabric_and_dram_bandwidth_vmid0p72 = 29.866f, /*GB/s*/
93                 .fabric_and_dram_bandwidth_vmin0p65 = 12.8f, /*GB/s*/
94                 /* single channel BW
95                 .fabric_and_dram_bandwidth_vmax0p9 = 19.2f,
96                 .fabric_and_dram_bandwidth_vnom0p8 = 17.066f,
97                 .fabric_and_dram_bandwidth_vmid0p72 = 14.933f,
98                 .fabric_and_dram_bandwidth_vmin0p65 = 12.8f,
99                 */
100
101                 .number_of_channels = 2,
102
103                 .socclk = 208, /*MHz*/
104                 .downspreading = 0.5f, /*%*/
105                 .round_trip_ping_latency_cycles = 128, /*DCFCLK Cycles*/
106                 .urgent_out_of_order_return_per_channel = 256, /*bytes*/
107                 .vmm_page_size = 4096, /*bytes*/
108                 .return_bus_width = 64, /*bytes*/
109                 .max_request_size = 256, /*bytes*/
110
111                 /* Depends on user class (client vs embedded, workstation, etc) */
112                 .percent_disp_bw_limit = 0.3f /*%*/
113 };
114
115 const struct dcn_ip_params dcn10_ip_defaults = {
116                 .rob_buffer_size_in_kbyte = 64,
117                 .det_buffer_size_in_kbyte = 164,
118                 .dpp_output_buffer_pixels = 2560,
119                 .opp_output_buffer_lines = 1,
120                 .pixel_chunk_size_in_kbyte = 8,
121                 .pte_enable = dcn_bw_yes,
122                 .pte_chunk_size = 2, /*kbytes*/
123                 .meta_chunk_size = 2, /*kbytes*/
124                 .writeback_chunk_size = 2, /*kbytes*/
125                 .odm_capability = dcn_bw_no,
126                 .dsc_capability = dcn_bw_no,
127                 .line_buffer_size = 589824, /*bit*/
128                 .max_line_buffer_lines = 12,
129                 .is_line_buffer_bpp_fixed = dcn_bw_no,
130                 .line_buffer_fixed_bpp = dcn_bw_na,
131                 .writeback_luma_buffer_size = 12, /*kbytes*/
132                 .writeback_chroma_buffer_size = 8, /*kbytes*/
133                 .max_num_dpp = 4,
134                 .max_num_writeback = 2,
135                 .max_dchub_topscl_throughput = 4, /*pixels/dppclk*/
136                 .max_pscl_tolb_throughput = 2, /*pixels/dppclk*/
137                 .max_lb_tovscl_throughput = 4, /*pixels/dppclk*/
138                 .max_vscl_tohscl_throughput = 4, /*pixels/dppclk*/
139                 .max_hscl_ratio = 4,
140                 .max_vscl_ratio = 4,
141                 .max_hscl_taps = 8,
142                 .max_vscl_taps = 8,
143                 .pte_buffer_size_in_requests = 42,
144                 .dispclk_ramping_margin = 1, /*%*/
145                 .under_scan_factor = 1.11f,
146                 .max_inter_dcn_tile_repeaters = 8,
147                 .can_vstartup_lines_exceed_vsync_plus_back_porch_lines_minus_one = dcn_bw_no,
148                 .bug_forcing_luma_and_chroma_request_to_same_size_fixed = dcn_bw_no,
149                 .dcfclk_cstate_latency = 10 /*TODO clone of something else? sr_enter_plus_exit_time?*/
150 };
151
152 static enum dcn_bw_defs tl_sw_mode_to_bw_defs(enum swizzle_mode_values sw_mode)
153 {
154         switch (sw_mode) {
155         case DC_SW_LINEAR:
156                 return dcn_bw_sw_linear;
157         case DC_SW_4KB_S:
158                 return dcn_bw_sw_4_kb_s;
159         case DC_SW_4KB_D:
160                 return dcn_bw_sw_4_kb_d;
161         case DC_SW_64KB_S:
162                 return dcn_bw_sw_64_kb_s;
163         case DC_SW_64KB_D:
164                 return dcn_bw_sw_64_kb_d;
165         case DC_SW_VAR_S:
166                 return dcn_bw_sw_var_s;
167         case DC_SW_VAR_D:
168                 return dcn_bw_sw_var_d;
169         case DC_SW_64KB_S_T:
170                 return dcn_bw_sw_64_kb_s_t;
171         case DC_SW_64KB_D_T:
172                 return dcn_bw_sw_64_kb_d_t;
173         case DC_SW_4KB_S_X:
174                 return dcn_bw_sw_4_kb_s_x;
175         case DC_SW_4KB_D_X:
176                 return dcn_bw_sw_4_kb_d_x;
177         case DC_SW_64KB_S_X:
178                 return dcn_bw_sw_64_kb_s_x;
179         case DC_SW_64KB_D_X:
180                 return dcn_bw_sw_64_kb_d_x;
181         case DC_SW_VAR_S_X:
182                 return dcn_bw_sw_var_s_x;
183         case DC_SW_VAR_D_X:
184                 return dcn_bw_sw_var_d_x;
185         case DC_SW_256B_S:
186         case DC_SW_256_D:
187         case DC_SW_256_R:
188         case DC_SW_4KB_R:
189         case DC_SW_64KB_R:
190         case DC_SW_VAR_R:
191         case DC_SW_4KB_R_X:
192         case DC_SW_64KB_R_X:
193         case DC_SW_VAR_R_X:
194         default:
195                 BREAK_TO_DEBUGGER(); /*not in formula*/
196                 return dcn_bw_sw_4_kb_s;
197         }
198 }
199
200 static int tl_lb_bpp_to_int(enum lb_pixel_depth depth)
201 {
202         switch (depth) {
203         case LB_PIXEL_DEPTH_18BPP:
204                 return 18;
205         case LB_PIXEL_DEPTH_24BPP:
206                 return 24;
207         case LB_PIXEL_DEPTH_30BPP:
208                 return 30;
209         case LB_PIXEL_DEPTH_36BPP:
210                 return 36;
211         default:
212                 return 30;
213         }
214 }
215
216 static enum dcn_bw_defs tl_pixel_format_to_bw_defs(enum surface_pixel_format format)
217 {
218         switch (format) {
219         case SURFACE_PIXEL_FORMAT_GRPH_ARGB1555:
220         case SURFACE_PIXEL_FORMAT_GRPH_RGB565:
221                 return dcn_bw_rgb_sub_16;
222         case SURFACE_PIXEL_FORMAT_GRPH_ARGB8888:
223         case SURFACE_PIXEL_FORMAT_GRPH_ABGR8888:
224         case SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010:
225         case SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010:
226         case SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010_XR_BIAS:
227                 return dcn_bw_rgb_sub_32;
228         case SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616:
229         case SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F:
230         case SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F:
231                 return dcn_bw_rgb_sub_64;
232         case SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr:
233         case SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb:
234                 return dcn_bw_yuv420_sub_8;
235         case SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCbCr:
236         case SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb:
237                 return dcn_bw_yuv420_sub_10;
238         default:
239                 return dcn_bw_rgb_sub_32;
240         }
241 }
242
243 static void pipe_ctx_to_e2e_pipe_params (
244                 const struct pipe_ctx *pipe,
245                 struct _vcs_dpi_display_pipe_params_st *input)
246 {
247         input->src.is_hsplit = false;
248         if (pipe->top_pipe != NULL && pipe->top_pipe->plane_state == pipe->plane_state)
249                 input->src.is_hsplit = true;
250         else if (pipe->bottom_pipe != NULL && pipe->bottom_pipe->plane_state == pipe->plane_state)
251                 input->src.is_hsplit = true;
252
253         if (pipe->plane_res.dpp->ctx->dc->debug.optimized_watermark) {
254                 /*
255                  * this method requires us to always re-calculate watermark when dcc change
256                  * between flip.
257                  */
258                 input->src.dcc = pipe->plane_state->dcc.enable ? 1 : 0;
259         } else {
260                 /*
261                  * allow us to disable dcc on the fly without re-calculating WM
262                  *
263                  * extra overhead for DCC is quite small.  for 1080p WM without
264                  * DCC is only 0.417us lower (urgent goes from 6.979us to 6.562us)
265                  */
266                 unsigned int bpe;
267
268                 input->src.dcc = pipe->plane_res.dpp->ctx->dc->res_pool->hubbub->funcs->
269                         dcc_support_pixel_format(pipe->plane_state->format, &bpe) ? 1 : 0;
270         }
271         input->src.dcc_rate            = 1;
272         input->src.meta_pitch          = pipe->plane_state->dcc.grph.meta_pitch;
273         input->src.source_scan         = dm_horz;
274         input->src.sw_mode             = pipe->plane_state->tiling_info.gfx9.swizzle;
275
276         input->src.viewport_width      = pipe->plane_res.scl_data.viewport.width;
277         input->src.viewport_height     = pipe->plane_res.scl_data.viewport.height;
278         input->src.data_pitch          = pipe->plane_res.scl_data.viewport.width;
279         input->src.data_pitch_c        = pipe->plane_res.scl_data.viewport.width;
280         input->src.cur0_src_width      = 128; /* TODO: Cursor calcs, not curently stored */
281         input->src.cur0_bpp            = 32;
282
283         switch (pipe->plane_state->tiling_info.gfx9.swizzle) {
284         /* for 4/8/16 high tiles */
285         case DC_SW_LINEAR:
286                 input->src.is_display_sw = 1;
287                 input->src.macro_tile_size = dm_4k_tile;
288                 break;
289         case DC_SW_4KB_S:
290         case DC_SW_4KB_S_X:
291                 input->src.is_display_sw = 0;
292                 input->src.macro_tile_size = dm_4k_tile;
293                 break;
294         case DC_SW_64KB_S:
295         case DC_SW_64KB_S_X:
296         case DC_SW_64KB_S_T:
297                 input->src.is_display_sw = 0;
298                 input->src.macro_tile_size = dm_64k_tile;
299                 break;
300         case DC_SW_VAR_S:
301         case DC_SW_VAR_S_X:
302                 input->src.is_display_sw = 0;
303                 input->src.macro_tile_size = dm_256k_tile;
304                 break;
305
306         /* For 64bpp 2 high tiles */
307         case DC_SW_4KB_D:
308         case DC_SW_4KB_D_X:
309                 input->src.is_display_sw = 1;
310                 input->src.macro_tile_size = dm_4k_tile;
311                 break;
312         case DC_SW_64KB_D:
313         case DC_SW_64KB_D_X:
314         case DC_SW_64KB_D_T:
315                 input->src.is_display_sw = 1;
316                 input->src.macro_tile_size = dm_64k_tile;
317                 break;
318         case DC_SW_VAR_D:
319         case DC_SW_VAR_D_X:
320                 input->src.is_display_sw = 1;
321                 input->src.macro_tile_size = dm_256k_tile;
322                 break;
323
324         /* Unsupported swizzle modes for dcn */
325         case DC_SW_256B_S:
326         default:
327                 ASSERT(0); /* Not supported */
328                 break;
329         }
330
331         switch (pipe->plane_state->rotation) {
332         case ROTATION_ANGLE_0:
333         case ROTATION_ANGLE_180:
334                 input->src.source_scan = dm_horz;
335                 break;
336         case ROTATION_ANGLE_90:
337         case ROTATION_ANGLE_270:
338                 input->src.source_scan = dm_vert;
339                 break;
340         default:
341                 ASSERT(0); /* Not supported */
342                 break;
343         }
344
345         /* TODO: Fix pixel format mappings */
346         switch (pipe->plane_state->format) {
347         case SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr:
348         case SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb:
349                 input->src.source_format = dm_420_8;
350                 input->src.viewport_width_c    = input->src.viewport_width / 2;
351                 input->src.viewport_height_c   = input->src.viewport_height / 2;
352                 break;
353         case SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCbCr:
354         case SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb:
355                 input->src.source_format = dm_420_10;
356                 input->src.viewport_width_c    = input->src.viewport_width / 2;
357                 input->src.viewport_height_c   = input->src.viewport_height / 2;
358                 break;
359         case SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616:
360         case SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F:
361         case SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F:
362                 input->src.source_format = dm_444_64;
363                 input->src.viewport_width_c    = input->src.viewport_width;
364                 input->src.viewport_height_c   = input->src.viewport_height;
365                 break;
366         default:
367                 input->src.source_format = dm_444_32;
368                 input->src.viewport_width_c    = input->src.viewport_width;
369                 input->src.viewport_height_c   = input->src.viewport_height;
370                 break;
371         }
372
373         input->scale_taps.htaps                = pipe->plane_res.scl_data.taps.h_taps;
374         input->scale_ratio_depth.hscl_ratio    = pipe->plane_res.scl_data.ratios.horz.value/4294967296.0;
375         input->scale_ratio_depth.vscl_ratio    = pipe->plane_res.scl_data.ratios.vert.value/4294967296.0;
376         input->scale_ratio_depth.vinit =  pipe->plane_res.scl_data.inits.v.value/4294967296.0;
377         if (input->scale_ratio_depth.vinit < 1.0)
378                         input->scale_ratio_depth.vinit = 1;
379         input->scale_taps.vtaps = pipe->plane_res.scl_data.taps.v_taps;
380         input->scale_taps.vtaps_c = pipe->plane_res.scl_data.taps.v_taps_c;
381         input->scale_taps.htaps_c              = pipe->plane_res.scl_data.taps.h_taps_c;
382         input->scale_ratio_depth.hscl_ratio_c  = pipe->plane_res.scl_data.ratios.horz_c.value/4294967296.0;
383         input->scale_ratio_depth.vscl_ratio_c  = pipe->plane_res.scl_data.ratios.vert_c.value/4294967296.0;
384         input->scale_ratio_depth.vinit_c       = pipe->plane_res.scl_data.inits.v_c.value/4294967296.0;
385         if (input->scale_ratio_depth.vinit_c < 1.0)
386                         input->scale_ratio_depth.vinit_c = 1;
387         switch (pipe->plane_res.scl_data.lb_params.depth) {
388         case LB_PIXEL_DEPTH_30BPP:
389                 input->scale_ratio_depth.lb_depth = 30; break;
390         case LB_PIXEL_DEPTH_36BPP:
391                 input->scale_ratio_depth.lb_depth = 36; break;
392         default:
393                 input->scale_ratio_depth.lb_depth = 24; break;
394         }
395
396
397         input->dest.vactive        = pipe->stream->timing.v_addressable + pipe->stream->timing.v_border_top
398                         + pipe->stream->timing.v_border_bottom;
399
400         input->dest.recout_width   = pipe->plane_res.scl_data.recout.width;
401         input->dest.recout_height  = pipe->plane_res.scl_data.recout.height;
402
403         input->dest.full_recout_width   = pipe->plane_res.scl_data.recout.width;
404         input->dest.full_recout_height  = pipe->plane_res.scl_data.recout.height;
405
406         input->dest.htotal         = pipe->stream->timing.h_total;
407         input->dest.hblank_start   = input->dest.htotal - pipe->stream->timing.h_front_porch;
408         input->dest.hblank_end     = input->dest.hblank_start
409                         - pipe->stream->timing.h_addressable
410                         - pipe->stream->timing.h_border_left
411                         - pipe->stream->timing.h_border_right;
412
413         input->dest.vtotal         = pipe->stream->timing.v_total;
414         input->dest.vblank_start   = input->dest.vtotal - pipe->stream->timing.v_front_porch;
415         input->dest.vblank_end     = input->dest.vblank_start
416                         - pipe->stream->timing.v_addressable
417                         - pipe->stream->timing.v_border_bottom
418                         - pipe->stream->timing.v_border_top;
419         input->dest.pixel_rate_mhz = pipe->stream->timing.pix_clk_khz/1000.0;
420         input->dest.vstartup_start = pipe->pipe_dlg_param.vstartup_start;
421         input->dest.vupdate_offset = pipe->pipe_dlg_param.vupdate_offset;
422         input->dest.vupdate_offset = pipe->pipe_dlg_param.vupdate_offset;
423         input->dest.vupdate_width = pipe->pipe_dlg_param.vupdate_width;
424
425 }
426
427 static void dcn_bw_calc_rq_dlg_ttu(
428                 const struct dc *dc,
429                 const struct dcn_bw_internal_vars *v,
430                 struct pipe_ctx *pipe,
431                 int in_idx)
432 {
433         struct display_mode_lib *dml = (struct display_mode_lib *)(&dc->dml);
434         struct _vcs_dpi_display_dlg_regs_st *dlg_regs = &pipe->dlg_regs;
435         struct _vcs_dpi_display_ttu_regs_st *ttu_regs = &pipe->ttu_regs;
436         struct _vcs_dpi_display_rq_regs_st *rq_regs = &pipe->rq_regs;
437         struct _vcs_dpi_display_rq_params_st rq_param = {0};
438         struct _vcs_dpi_display_dlg_sys_params_st dlg_sys_param = {0};
439         struct _vcs_dpi_display_e2e_pipe_params_st input = { { { 0 } } };
440         float total_active_bw = 0;
441         float total_prefetch_bw = 0;
442         int total_flip_bytes = 0;
443         int i;
444
445         memset(dlg_regs, 0, sizeof(*dlg_regs));
446         memset(ttu_regs, 0, sizeof(*ttu_regs));
447         memset(rq_regs, 0, sizeof(*rq_regs));
448
449         for (i = 0; i < number_of_planes; i++) {
450                 total_active_bw += v->read_bandwidth[i];
451                 total_prefetch_bw += v->prefetch_bandwidth[i];
452                 total_flip_bytes += v->total_immediate_flip_bytes[i];
453         }
454         dlg_sys_param.total_flip_bw = v->return_bw - dcn_bw_max2(total_active_bw, total_prefetch_bw);
455         if (dlg_sys_param.total_flip_bw < 0.0)
456                 dlg_sys_param.total_flip_bw = 0;
457
458         dlg_sys_param.t_mclk_wm_us = v->dram_clock_change_watermark;
459         dlg_sys_param.t_sr_wm_us = v->stutter_enter_plus_exit_watermark;
460         dlg_sys_param.t_urg_wm_us = v->urgent_watermark;
461         dlg_sys_param.t_extra_us = v->urgent_extra_latency;
462         dlg_sys_param.deepsleep_dcfclk_mhz = v->dcf_clk_deep_sleep;
463         dlg_sys_param.total_flip_bytes = total_flip_bytes;
464
465         pipe_ctx_to_e2e_pipe_params(pipe, &input.pipe);
466         input.clks_cfg.dcfclk_mhz = v->dcfclk;
467         input.clks_cfg.dispclk_mhz = v->dispclk;
468         input.clks_cfg.dppclk_mhz = v->dppclk;
469         input.clks_cfg.refclk_mhz = dc->res_pool->ref_clock_inKhz / 1000.0;
470         input.clks_cfg.socclk_mhz = v->socclk;
471         input.clks_cfg.voltage = v->voltage_level;
472 //      dc->dml.logger = pool->base.logger;
473         input.dout.output_format = (v->output_format[in_idx] == dcn_bw_420) ? dm_420 : dm_444;
474         input.dout.output_type  = (v->output[in_idx] == dcn_bw_hdmi) ? dm_hdmi : dm_dp;
475         //input[in_idx].dout.output_standard;
476
477         /*todo: soc->sr_enter_plus_exit_time??*/
478         dlg_sys_param.t_srx_delay_us = dc->dcn_ip->dcfclk_cstate_latency / v->dcf_clk_deep_sleep;
479
480         dml1_rq_dlg_get_rq_params(dml, &rq_param, input.pipe.src);
481         dml1_extract_rq_regs(dml, rq_regs, rq_param);
482         dml1_rq_dlg_get_dlg_params(
483                         dml,
484                         dlg_regs,
485                         ttu_regs,
486                         rq_param.dlg,
487                         dlg_sys_param,
488                         input,
489                         true,
490                         true,
491                         v->pte_enable == dcn_bw_yes,
492                         pipe->plane_state->flip_immediate);
493 }
494
495 static void split_stream_across_pipes(
496                 struct resource_context *res_ctx,
497                 const struct resource_pool *pool,
498                 struct pipe_ctx *primary_pipe,
499                 struct pipe_ctx *secondary_pipe)
500 {
501         int pipe_idx = secondary_pipe->pipe_idx;
502
503         if (!primary_pipe->plane_state)
504                 return;
505
506         *secondary_pipe = *primary_pipe;
507
508         secondary_pipe->pipe_idx = pipe_idx;
509         secondary_pipe->plane_res.mi = pool->mis[secondary_pipe->pipe_idx];
510         secondary_pipe->plane_res.hubp = pool->hubps[secondary_pipe->pipe_idx];
511         secondary_pipe->plane_res.ipp = pool->ipps[secondary_pipe->pipe_idx];
512         secondary_pipe->plane_res.xfm = pool->transforms[secondary_pipe->pipe_idx];
513         secondary_pipe->plane_res.dpp = pool->dpps[secondary_pipe->pipe_idx];
514         secondary_pipe->plane_res.mpcc_inst = pool->dpps[secondary_pipe->pipe_idx]->inst;
515         if (primary_pipe->bottom_pipe) {
516                 ASSERT(primary_pipe->bottom_pipe != secondary_pipe);
517                 secondary_pipe->bottom_pipe = primary_pipe->bottom_pipe;
518                 secondary_pipe->bottom_pipe->top_pipe = secondary_pipe;
519         }
520         primary_pipe->bottom_pipe = secondary_pipe;
521         secondary_pipe->top_pipe = primary_pipe;
522
523         resource_build_scaling_params(primary_pipe);
524         resource_build_scaling_params(secondary_pipe);
525 }
526
527 #if 0
528 static void calc_wm_sets_and_perf_params(
529                 struct dc_state *context,
530                 struct dcn_bw_internal_vars *v)
531 {
532         /* Calculate set A last to keep internal var state consistent for required config */
533         if (v->voltage_level < 2) {
534                 v->fabric_and_dram_bandwidth_per_state[1] = v->fabric_and_dram_bandwidth_vnom0p8;
535                 v->fabric_and_dram_bandwidth_per_state[0] = v->fabric_and_dram_bandwidth_vnom0p8;
536                 v->fabric_and_dram_bandwidth = v->fabric_and_dram_bandwidth_vnom0p8;
537                 dispclkdppclkdcfclk_deep_sleep_prefetch_parameters_watermarks_and_performance_calculation(v);
538
539                 context->bw.dcn.watermarks.b.cstate_pstate.cstate_exit_ns =
540                         v->stutter_exit_watermark * 1000;
541                 context->bw.dcn.watermarks.b.cstate_pstate.cstate_enter_plus_exit_ns =
542                                 v->stutter_enter_plus_exit_watermark * 1000;
543                 context->bw.dcn.watermarks.b.cstate_pstate.pstate_change_ns =
544                                 v->dram_clock_change_watermark * 1000;
545                 context->bw.dcn.watermarks.b.pte_meta_urgent_ns = v->ptemeta_urgent_watermark * 1000;
546                 context->bw.dcn.watermarks.b.urgent_ns = v->urgent_watermark * 1000;
547
548                 v->dcfclk_per_state[1] = v->dcfclkv_nom0p8;
549                 v->dcfclk_per_state[0] = v->dcfclkv_nom0p8;
550                 v->dcfclk = v->dcfclkv_nom0p8;
551                 dispclkdppclkdcfclk_deep_sleep_prefetch_parameters_watermarks_and_performance_calculation(v);
552
553                 context->bw.dcn.watermarks.c.cstate_pstate.cstate_exit_ns =
554                         v->stutter_exit_watermark * 1000;
555                 context->bw.dcn.watermarks.c.cstate_pstate.cstate_enter_plus_exit_ns =
556                                 v->stutter_enter_plus_exit_watermark * 1000;
557                 context->bw.dcn.watermarks.c.cstate_pstate.pstate_change_ns =
558                                 v->dram_clock_change_watermark * 1000;
559                 context->bw.dcn.watermarks.c.pte_meta_urgent_ns = v->ptemeta_urgent_watermark * 1000;
560                 context->bw.dcn.watermarks.c.urgent_ns = v->urgent_watermark * 1000;
561         }
562
563         if (v->voltage_level < 3) {
564                 v->fabric_and_dram_bandwidth_per_state[2] = v->fabric_and_dram_bandwidth_vmax0p9;
565                 v->fabric_and_dram_bandwidth_per_state[1] = v->fabric_and_dram_bandwidth_vmax0p9;
566                 v->fabric_and_dram_bandwidth_per_state[0] = v->fabric_and_dram_bandwidth_vmax0p9;
567                 v->fabric_and_dram_bandwidth = v->fabric_and_dram_bandwidth_vmax0p9;
568                 v->dcfclk_per_state[2] = v->dcfclkv_max0p9;
569                 v->dcfclk_per_state[1] = v->dcfclkv_max0p9;
570                 v->dcfclk_per_state[0] = v->dcfclkv_max0p9;
571                 v->dcfclk = v->dcfclkv_max0p9;
572                 dispclkdppclkdcfclk_deep_sleep_prefetch_parameters_watermarks_and_performance_calculation(v);
573
574                 context->bw.dcn.watermarks.d.cstate_pstate.cstate_exit_ns =
575                         v->stutter_exit_watermark * 1000;
576                 context->bw.dcn.watermarks.d.cstate_pstate.cstate_enter_plus_exit_ns =
577                                 v->stutter_enter_plus_exit_watermark * 1000;
578                 context->bw.dcn.watermarks.d.cstate_pstate.pstate_change_ns =
579                                 v->dram_clock_change_watermark * 1000;
580                 context->bw.dcn.watermarks.d.pte_meta_urgent_ns = v->ptemeta_urgent_watermark * 1000;
581                 context->bw.dcn.watermarks.d.urgent_ns = v->urgent_watermark * 1000;
582         }
583
584         v->fabric_and_dram_bandwidth_per_state[2] = v->fabric_and_dram_bandwidth_vnom0p8;
585         v->fabric_and_dram_bandwidth_per_state[1] = v->fabric_and_dram_bandwidth_vmid0p72;
586         v->fabric_and_dram_bandwidth_per_state[0] = v->fabric_and_dram_bandwidth_vmin0p65;
587         v->fabric_and_dram_bandwidth = v->fabric_and_dram_bandwidth_per_state[v->voltage_level];
588         v->dcfclk_per_state[2] = v->dcfclkv_nom0p8;
589         v->dcfclk_per_state[1] = v->dcfclkv_mid0p72;
590         v->dcfclk_per_state[0] = v->dcfclkv_min0p65;
591         v->dcfclk = v->dcfclk_per_state[v->voltage_level];
592         dispclkdppclkdcfclk_deep_sleep_prefetch_parameters_watermarks_and_performance_calculation(v);
593
594         context->bw.dcn.watermarks.a.cstate_pstate.cstate_exit_ns =
595                 v->stutter_exit_watermark * 1000;
596         context->bw.dcn.watermarks.a.cstate_pstate.cstate_enter_plus_exit_ns =
597                         v->stutter_enter_plus_exit_watermark * 1000;
598         context->bw.dcn.watermarks.a.cstate_pstate.pstate_change_ns =
599                         v->dram_clock_change_watermark * 1000;
600         context->bw.dcn.watermarks.a.pte_meta_urgent_ns = v->ptemeta_urgent_watermark * 1000;
601         context->bw.dcn.watermarks.a.urgent_ns = v->urgent_watermark * 1000;
602         if (v->voltage_level >= 2) {
603                 context->bw.dcn.watermarks.b = context->bw.dcn.watermarks.a;
604                 context->bw.dcn.watermarks.c = context->bw.dcn.watermarks.a;
605         }
606         if (v->voltage_level >= 3)
607                 context->bw.dcn.watermarks.d = context->bw.dcn.watermarks.a;
608 }
609 #endif
610
611 static bool dcn_bw_apply_registry_override(struct dc *dc)
612 {
613         bool updated = false;
614
615         kernel_fpu_begin();
616         if ((int)(dc->dcn_soc->sr_exit_time * 1000) != dc->debug.sr_exit_time_ns
617                         && dc->debug.sr_exit_time_ns) {
618                 updated = true;
619                 dc->dcn_soc->sr_exit_time = dc->debug.sr_exit_time_ns / 1000.0;
620         }
621
622         if ((int)(dc->dcn_soc->sr_enter_plus_exit_time * 1000)
623                                 != dc->debug.sr_enter_plus_exit_time_ns
624                         && dc->debug.sr_enter_plus_exit_time_ns) {
625                 updated = true;
626                 dc->dcn_soc->sr_enter_plus_exit_time =
627                                 dc->debug.sr_enter_plus_exit_time_ns / 1000.0;
628         }
629
630         if ((int)(dc->dcn_soc->urgent_latency * 1000) != dc->debug.urgent_latency_ns
631                         && dc->debug.urgent_latency_ns) {
632                 updated = true;
633                 dc->dcn_soc->urgent_latency = dc->debug.urgent_latency_ns / 1000.0;
634         }
635
636         if ((int)(dc->dcn_soc->percent_of_ideal_drambw_received_after_urg_latency * 1000)
637                                 != dc->debug.percent_of_ideal_drambw
638                         && dc->debug.percent_of_ideal_drambw) {
639                 updated = true;
640                 dc->dcn_soc->percent_of_ideal_drambw_received_after_urg_latency =
641                                 dc->debug.percent_of_ideal_drambw;
642         }
643
644         if ((int)(dc->dcn_soc->dram_clock_change_latency * 1000)
645                                 != dc->debug.dram_clock_change_latency_ns
646                         && dc->debug.dram_clock_change_latency_ns) {
647                 updated = true;
648                 dc->dcn_soc->dram_clock_change_latency =
649                                 dc->debug.dram_clock_change_latency_ns / 1000.0;
650         }
651         kernel_fpu_end();
652
653         return updated;
654 }
655
656 static void hack_disable_optional_pipe_split(struct dcn_bw_internal_vars *v)
657 {
658         /*
659          * disable optional pipe split by lower dispclk bounding box
660          * at DPM0
661          */
662         v->max_dispclk[0] = v->max_dppclk_vmin0p65;
663 }
664
665 static void hack_force_pipe_split(struct dcn_bw_internal_vars *v,
666                 unsigned int pixel_rate_khz)
667 {
668         float pixel_rate_mhz = pixel_rate_khz / 1000;
669
670         /*
671          * force enabling pipe split by lower dpp clock for DPM0 to just
672          * below the specify pixel_rate, so bw calc would split pipe.
673          */
674         if (pixel_rate_mhz < v->max_dppclk[0])
675                 v->max_dppclk[0] = pixel_rate_mhz;
676 }
677
678 static void hack_bounding_box(struct dcn_bw_internal_vars *v,
679                 struct dc_debug_options *dbg,
680                 struct dc_state *context)
681 {
682         if (dbg->pipe_split_policy == MPC_SPLIT_AVOID)
683                 hack_disable_optional_pipe_split(v);
684
685         if (dbg->pipe_split_policy == MPC_SPLIT_AVOID_MULT_DISP &&
686                 context->stream_count >= 2)
687                 hack_disable_optional_pipe_split(v);
688
689         if (context->stream_count == 1 &&
690                         dbg->force_single_disp_pipe_split)
691                 hack_force_pipe_split(v, context->streams[0]->timing.pix_clk_khz);
692 }
693
694 bool dcn_validate_bandwidth(
695                 struct dc *dc,
696                 struct dc_state *context)
697 {
698         const struct resource_pool *pool = dc->res_pool;
699         struct dcn_bw_internal_vars *v = &context->dcn_bw_vars;
700         int i, input_idx;
701         int vesa_sync_start, asic_blank_end, asic_blank_start;
702         bool bw_limit_pass;
703         float bw_limit;
704
705         PERFORMANCE_TRACE_START();
706         if (dcn_bw_apply_registry_override(dc))
707                 dcn_bw_sync_calcs_and_dml(dc);
708
709         memset(v, 0, sizeof(*v));
710         kernel_fpu_begin();
711         v->sr_exit_time = dc->dcn_soc->sr_exit_time;
712         v->sr_enter_plus_exit_time = dc->dcn_soc->sr_enter_plus_exit_time;
713         v->urgent_latency = dc->dcn_soc->urgent_latency;
714         v->write_back_latency = dc->dcn_soc->write_back_latency;
715         v->percent_of_ideal_drambw_received_after_urg_latency =
716                         dc->dcn_soc->percent_of_ideal_drambw_received_after_urg_latency;
717
718         v->dcfclkv_min0p65 = dc->dcn_soc->dcfclkv_min0p65;
719         v->dcfclkv_mid0p72 = dc->dcn_soc->dcfclkv_mid0p72;
720         v->dcfclkv_nom0p8 = dc->dcn_soc->dcfclkv_nom0p8;
721         v->dcfclkv_max0p9 = dc->dcn_soc->dcfclkv_max0p9;
722
723         v->max_dispclk_vmin0p65 = dc->dcn_soc->max_dispclk_vmin0p65;
724         v->max_dispclk_vmid0p72 = dc->dcn_soc->max_dispclk_vmid0p72;
725         v->max_dispclk_vnom0p8 = dc->dcn_soc->max_dispclk_vnom0p8;
726         v->max_dispclk_vmax0p9 = dc->dcn_soc->max_dispclk_vmax0p9;
727
728         v->max_dppclk_vmin0p65 = dc->dcn_soc->max_dppclk_vmin0p65;
729         v->max_dppclk_vmid0p72 = dc->dcn_soc->max_dppclk_vmid0p72;
730         v->max_dppclk_vnom0p8 = dc->dcn_soc->max_dppclk_vnom0p8;
731         v->max_dppclk_vmax0p9 = dc->dcn_soc->max_dppclk_vmax0p9;
732
733         v->socclk = dc->dcn_soc->socclk;
734
735         v->fabric_and_dram_bandwidth_vmin0p65 = dc->dcn_soc->fabric_and_dram_bandwidth_vmin0p65;
736         v->fabric_and_dram_bandwidth_vmid0p72 = dc->dcn_soc->fabric_and_dram_bandwidth_vmid0p72;
737         v->fabric_and_dram_bandwidth_vnom0p8 = dc->dcn_soc->fabric_and_dram_bandwidth_vnom0p8;
738         v->fabric_and_dram_bandwidth_vmax0p9 = dc->dcn_soc->fabric_and_dram_bandwidth_vmax0p9;
739
740         v->phyclkv_min0p65 = dc->dcn_soc->phyclkv_min0p65;
741         v->phyclkv_mid0p72 = dc->dcn_soc->phyclkv_mid0p72;
742         v->phyclkv_nom0p8 = dc->dcn_soc->phyclkv_nom0p8;
743         v->phyclkv_max0p9 = dc->dcn_soc->phyclkv_max0p9;
744
745         v->downspreading = dc->dcn_soc->downspreading;
746         v->round_trip_ping_latency_cycles = dc->dcn_soc->round_trip_ping_latency_cycles;
747         v->urgent_out_of_order_return_per_channel = dc->dcn_soc->urgent_out_of_order_return_per_channel;
748         v->number_of_channels = dc->dcn_soc->number_of_channels;
749         v->vmm_page_size = dc->dcn_soc->vmm_page_size;
750         v->dram_clock_change_latency = dc->dcn_soc->dram_clock_change_latency;
751         v->return_bus_width = dc->dcn_soc->return_bus_width;
752
753         v->rob_buffer_size_in_kbyte = dc->dcn_ip->rob_buffer_size_in_kbyte;
754         v->det_buffer_size_in_kbyte = dc->dcn_ip->det_buffer_size_in_kbyte;
755         v->dpp_output_buffer_pixels = dc->dcn_ip->dpp_output_buffer_pixels;
756         v->opp_output_buffer_lines = dc->dcn_ip->opp_output_buffer_lines;
757         v->pixel_chunk_size_in_kbyte = dc->dcn_ip->pixel_chunk_size_in_kbyte;
758         v->pte_enable = dc->dcn_ip->pte_enable;
759         v->pte_chunk_size = dc->dcn_ip->pte_chunk_size;
760         v->meta_chunk_size = dc->dcn_ip->meta_chunk_size;
761         v->writeback_chunk_size = dc->dcn_ip->writeback_chunk_size;
762         v->odm_capability = dc->dcn_ip->odm_capability;
763         v->dsc_capability = dc->dcn_ip->dsc_capability;
764         v->line_buffer_size = dc->dcn_ip->line_buffer_size;
765         v->is_line_buffer_bpp_fixed = dc->dcn_ip->is_line_buffer_bpp_fixed;
766         v->line_buffer_fixed_bpp = dc->dcn_ip->line_buffer_fixed_bpp;
767         v->max_line_buffer_lines = dc->dcn_ip->max_line_buffer_lines;
768         v->writeback_luma_buffer_size = dc->dcn_ip->writeback_luma_buffer_size;
769         v->writeback_chroma_buffer_size = dc->dcn_ip->writeback_chroma_buffer_size;
770         v->max_num_dpp = dc->dcn_ip->max_num_dpp;
771         v->max_num_writeback = dc->dcn_ip->max_num_writeback;
772         v->max_dchub_topscl_throughput = dc->dcn_ip->max_dchub_topscl_throughput;
773         v->max_pscl_tolb_throughput = dc->dcn_ip->max_pscl_tolb_throughput;
774         v->max_lb_tovscl_throughput = dc->dcn_ip->max_lb_tovscl_throughput;
775         v->max_vscl_tohscl_throughput = dc->dcn_ip->max_vscl_tohscl_throughput;
776         v->max_hscl_ratio = dc->dcn_ip->max_hscl_ratio;
777         v->max_vscl_ratio = dc->dcn_ip->max_vscl_ratio;
778         v->max_hscl_taps = dc->dcn_ip->max_hscl_taps;
779         v->max_vscl_taps = dc->dcn_ip->max_vscl_taps;
780         v->under_scan_factor = dc->dcn_ip->under_scan_factor;
781         v->pte_buffer_size_in_requests = dc->dcn_ip->pte_buffer_size_in_requests;
782         v->dispclk_ramping_margin = dc->dcn_ip->dispclk_ramping_margin;
783         v->max_inter_dcn_tile_repeaters = dc->dcn_ip->max_inter_dcn_tile_repeaters;
784         v->can_vstartup_lines_exceed_vsync_plus_back_porch_lines_minus_one =
785                         dc->dcn_ip->can_vstartup_lines_exceed_vsync_plus_back_porch_lines_minus_one;
786         v->bug_forcing_luma_and_chroma_request_to_same_size_fixed =
787                         dc->dcn_ip->bug_forcing_luma_and_chroma_request_to_same_size_fixed;
788
789         v->voltage[5] = dcn_bw_no_support;
790         v->voltage[4] = dcn_bw_v_max0p9;
791         v->voltage[3] = dcn_bw_v_max0p9;
792         v->voltage[2] = dcn_bw_v_nom0p8;
793         v->voltage[1] = dcn_bw_v_mid0p72;
794         v->voltage[0] = dcn_bw_v_min0p65;
795         v->fabric_and_dram_bandwidth_per_state[5] = v->fabric_and_dram_bandwidth_vmax0p9;
796         v->fabric_and_dram_bandwidth_per_state[4] = v->fabric_and_dram_bandwidth_vmax0p9;
797         v->fabric_and_dram_bandwidth_per_state[3] = v->fabric_and_dram_bandwidth_vmax0p9;
798         v->fabric_and_dram_bandwidth_per_state[2] = v->fabric_and_dram_bandwidth_vnom0p8;
799         v->fabric_and_dram_bandwidth_per_state[1] = v->fabric_and_dram_bandwidth_vmid0p72;
800         v->fabric_and_dram_bandwidth_per_state[0] = v->fabric_and_dram_bandwidth_vmin0p65;
801         v->dcfclk_per_state[5] = v->dcfclkv_max0p9;
802         v->dcfclk_per_state[4] = v->dcfclkv_max0p9;
803         v->dcfclk_per_state[3] = v->dcfclkv_max0p9;
804         v->dcfclk_per_state[2] = v->dcfclkv_nom0p8;
805         v->dcfclk_per_state[1] = v->dcfclkv_mid0p72;
806         v->dcfclk_per_state[0] = v->dcfclkv_min0p65;
807         v->max_dispclk[5] = v->max_dispclk_vmax0p9;
808         v->max_dispclk[4] = v->max_dispclk_vmax0p9;
809         v->max_dispclk[3] = v->max_dispclk_vmax0p9;
810         v->max_dispclk[2] = v->max_dispclk_vnom0p8;
811         v->max_dispclk[1] = v->max_dispclk_vmid0p72;
812         v->max_dispclk[0] = v->max_dispclk_vmin0p65;
813         v->max_dppclk[5] = v->max_dppclk_vmax0p9;
814         v->max_dppclk[4] = v->max_dppclk_vmax0p9;
815         v->max_dppclk[3] = v->max_dppclk_vmax0p9;
816         v->max_dppclk[2] = v->max_dppclk_vnom0p8;
817         v->max_dppclk[1] = v->max_dppclk_vmid0p72;
818         v->max_dppclk[0] = v->max_dppclk_vmin0p65;
819         v->phyclk_per_state[5] = v->phyclkv_max0p9;
820         v->phyclk_per_state[4] = v->phyclkv_max0p9;
821         v->phyclk_per_state[3] = v->phyclkv_max0p9;
822         v->phyclk_per_state[2] = v->phyclkv_nom0p8;
823         v->phyclk_per_state[1] = v->phyclkv_mid0p72;
824         v->phyclk_per_state[0] = v->phyclkv_min0p65;
825         v->synchronized_vblank = dcn_bw_no;
826         v->ta_pscalculation = dcn_bw_override;
827         v->allow_different_hratio_vratio = dcn_bw_yes;
828
829         for (i = 0, input_idx = 0; i < pool->pipe_count; i++) {
830                 struct pipe_ctx *pipe = &context->res_ctx.pipe_ctx[i];
831
832                 if (!pipe->stream)
833                         continue;
834                 /* skip all but first of split pipes */
835                 if (pipe->top_pipe && pipe->top_pipe->plane_state == pipe->plane_state)
836                         continue;
837
838                 v->underscan_output[input_idx] = false; /* taken care of in recout already*/
839                 v->interlace_output[input_idx] = false;
840
841                 v->htotal[input_idx] = pipe->stream->timing.h_total;
842                 v->vtotal[input_idx] = pipe->stream->timing.v_total;
843                 v->vactive[input_idx] = pipe->stream->timing.v_addressable +
844                                 pipe->stream->timing.v_border_top + pipe->stream->timing.v_border_bottom;
845                 v->v_sync_plus_back_porch[input_idx] = pipe->stream->timing.v_total
846                                 - v->vactive[input_idx]
847                                 - pipe->stream->timing.v_front_porch;
848                 v->pixel_clock[input_idx] = pipe->stream->timing.pix_clk_khz / 1000.0f;
849
850                 if (!pipe->plane_state) {
851                         v->dcc_enable[input_idx] = dcn_bw_yes;
852                         v->source_pixel_format[input_idx] = dcn_bw_rgb_sub_32;
853                         v->source_surface_mode[input_idx] = dcn_bw_sw_4_kb_s;
854                         v->lb_bit_per_pixel[input_idx] = 30;
855                         v->viewport_width[input_idx] = pipe->stream->timing.h_addressable;
856                         v->viewport_height[input_idx] = pipe->stream->timing.v_addressable;
857                         v->scaler_rec_out_width[input_idx] = pipe->stream->timing.h_addressable;
858                         v->scaler_recout_height[input_idx] = pipe->stream->timing.v_addressable;
859                         v->override_hta_ps[input_idx] = 1;
860                         v->override_vta_ps[input_idx] = 1;
861                         v->override_hta_pschroma[input_idx] = 1;
862                         v->override_vta_pschroma[input_idx] = 1;
863                         v->source_scan[input_idx] = dcn_bw_hor;
864
865                 } else {
866                         v->viewport_height[input_idx] =  pipe->plane_res.scl_data.viewport.height;
867                         v->viewport_width[input_idx] = pipe->plane_res.scl_data.viewport.width;
868                         v->scaler_rec_out_width[input_idx] = pipe->plane_res.scl_data.recout.width;
869                         v->scaler_recout_height[input_idx] = pipe->plane_res.scl_data.recout.height;
870                         if (pipe->bottom_pipe && pipe->bottom_pipe->plane_state == pipe->plane_state) {
871                                 if (pipe->plane_state->rotation % 2 == 0) {
872                                         int viewport_end = pipe->plane_res.scl_data.viewport.width
873                                                         + pipe->plane_res.scl_data.viewport.x;
874                                         int viewport_b_end = pipe->bottom_pipe->plane_res.scl_data.viewport.width
875                                                         + pipe->bottom_pipe->plane_res.scl_data.viewport.x;
876
877                                         if (viewport_end > viewport_b_end)
878                                                 v->viewport_width[input_idx] = viewport_end
879                                                         - pipe->bottom_pipe->plane_res.scl_data.viewport.x;
880                                         else
881                                                 v->viewport_width[input_idx] = viewport_b_end
882                                                                         - pipe->plane_res.scl_data.viewport.x;
883                                 } else  {
884                                         int viewport_end = pipe->plane_res.scl_data.viewport.height
885                                                 + pipe->plane_res.scl_data.viewport.y;
886                                         int viewport_b_end = pipe->bottom_pipe->plane_res.scl_data.viewport.height
887                                                 + pipe->bottom_pipe->plane_res.scl_data.viewport.y;
888
889                                         if (viewport_end > viewport_b_end)
890                                                 v->viewport_height[input_idx] = viewport_end
891                                                         - pipe->bottom_pipe->plane_res.scl_data.viewport.y;
892                                         else
893                                                 v->viewport_height[input_idx] = viewport_b_end
894                                                                         - pipe->plane_res.scl_data.viewport.y;
895                                 }
896                                 v->scaler_rec_out_width[input_idx] = pipe->plane_res.scl_data.recout.width
897                                                 + pipe->bottom_pipe->plane_res.scl_data.recout.width;
898                         }
899
900                         if (pipe->plane_state->rotation % 2 == 0) {
901                                 ASSERT(pipe->plane_res.scl_data.ratios.horz.value != dc_fixpt_one.value
902                                         || v->scaler_rec_out_width[input_idx] == v->viewport_width[input_idx]);
903                                 ASSERT(pipe->plane_res.scl_data.ratios.vert.value != dc_fixpt_one.value
904                                         || v->scaler_recout_height[input_idx] == v->viewport_height[input_idx]);
905                         } else {
906                                 ASSERT(pipe->plane_res.scl_data.ratios.horz.value != dc_fixpt_one.value
907                                         || v->scaler_recout_height[input_idx] == v->viewport_width[input_idx]);
908                                 ASSERT(pipe->plane_res.scl_data.ratios.vert.value != dc_fixpt_one.value
909                                         || v->scaler_rec_out_width[input_idx] == v->viewport_height[input_idx]);
910                         }
911
912                         if (dc->debug.optimized_watermark) {
913                                 /*
914                                  * this method requires us to always re-calculate watermark when dcc change
915                                  * between flip.
916                                  */
917                                 v->dcc_enable[input_idx] = pipe->plane_state->dcc.enable ? dcn_bw_yes : dcn_bw_no;
918                         } else {
919                                 /*
920                                  * allow us to disable dcc on the fly without re-calculating WM
921                                  *
922                                  * extra overhead for DCC is quite small.  for 1080p WM without
923                                  * DCC is only 0.417us lower (urgent goes from 6.979us to 6.562us)
924                                  */
925                                 unsigned int bpe;
926
927                                 v->dcc_enable[input_idx] = dc->res_pool->hubbub->funcs->dcc_support_pixel_format(
928                                                 pipe->plane_state->format, &bpe) ? dcn_bw_yes : dcn_bw_no;
929                         }
930
931                         v->source_pixel_format[input_idx] = tl_pixel_format_to_bw_defs(
932                                         pipe->plane_state->format);
933                         v->source_surface_mode[input_idx] = tl_sw_mode_to_bw_defs(
934                                         pipe->plane_state->tiling_info.gfx9.swizzle);
935                         v->lb_bit_per_pixel[input_idx] = tl_lb_bpp_to_int(pipe->plane_res.scl_data.lb_params.depth);
936                         v->override_hta_ps[input_idx] = pipe->plane_res.scl_data.taps.h_taps;
937                         v->override_vta_ps[input_idx] = pipe->plane_res.scl_data.taps.v_taps;
938                         v->override_hta_pschroma[input_idx] = pipe->plane_res.scl_data.taps.h_taps_c;
939                         v->override_vta_pschroma[input_idx] = pipe->plane_res.scl_data.taps.v_taps_c;
940                         /*
941                          * Spreadsheet doesn't handle taps_c is one properly,
942                          * need to force Chroma to always be scaled to pass
943                          * bandwidth validation.
944                          */
945                         if (v->override_hta_pschroma[input_idx] == 1)
946                                 v->override_hta_pschroma[input_idx] = 2;
947                         if (v->override_vta_pschroma[input_idx] == 1)
948                                 v->override_vta_pschroma[input_idx] = 2;
949                         v->source_scan[input_idx] = (pipe->plane_state->rotation % 2) ? dcn_bw_vert : dcn_bw_hor;
950                 }
951                 if (v->is_line_buffer_bpp_fixed == dcn_bw_yes)
952                         v->lb_bit_per_pixel[input_idx] = v->line_buffer_fixed_bpp;
953                 v->dcc_rate[input_idx] = 1; /*TODO: Worst case? does this change?*/
954                 v->output_format[input_idx] = pipe->stream->timing.pixel_encoding ==
955                                 PIXEL_ENCODING_YCBCR420 ? dcn_bw_420 : dcn_bw_444;
956                 v->output[input_idx] = pipe->stream->sink->sink_signal ==
957                                 SIGNAL_TYPE_HDMI_TYPE_A ? dcn_bw_hdmi : dcn_bw_dp;
958                 v->output_deep_color[input_idx] = dcn_bw_encoder_8bpc;
959                 if (v->output[input_idx] == dcn_bw_hdmi) {
960                         switch (pipe->stream->timing.display_color_depth) {
961                         case COLOR_DEPTH_101010:
962                                 v->output_deep_color[input_idx] = dcn_bw_encoder_10bpc;
963                                 break;
964                         case COLOR_DEPTH_121212:
965                                 v->output_deep_color[input_idx]  = dcn_bw_encoder_12bpc;
966                                 break;
967                         case COLOR_DEPTH_161616:
968                                 v->output_deep_color[input_idx]  = dcn_bw_encoder_16bpc;
969                                 break;
970                         default:
971                                 break;
972                         }
973                 }
974
975                 input_idx++;
976         }
977         v->number_of_active_planes = input_idx;
978
979         scaler_settings_calculation(v);
980
981         hack_bounding_box(v, &dc->debug, context);
982
983         mode_support_and_system_configuration(v);
984
985         /* Unhack dppclk: dont bother with trying to pipe split if we cannot maintain dpm0 */
986         if (v->voltage_level != 0
987                         && context->stream_count == 1
988                         && dc->debug.force_single_disp_pipe_split) {
989                 v->max_dppclk[0] = v->max_dppclk_vmin0p65;
990                 mode_support_and_system_configuration(v);
991         }
992
993         if (v->voltage_level == 0 &&
994                         (dc->debug.sr_exit_time_dpm0_ns
995                                 || dc->debug.sr_enter_plus_exit_time_dpm0_ns)) {
996
997                 if (dc->debug.sr_enter_plus_exit_time_dpm0_ns)
998                         v->sr_enter_plus_exit_time =
999                                 dc->debug.sr_enter_plus_exit_time_dpm0_ns / 1000.0f;
1000                 if (dc->debug.sr_exit_time_dpm0_ns)
1001                         v->sr_exit_time =  dc->debug.sr_exit_time_dpm0_ns / 1000.0f;
1002                 dc->dml.soc.sr_enter_plus_exit_time_us = v->sr_enter_plus_exit_time;
1003                 dc->dml.soc.sr_exit_time_us = v->sr_exit_time;
1004                 mode_support_and_system_configuration(v);
1005         }
1006
1007         if (v->voltage_level != 5) {
1008                 float bw_consumed = v->total_bandwidth_consumed_gbyte_per_second;
1009                 if (bw_consumed < v->fabric_and_dram_bandwidth_vmin0p65)
1010                         bw_consumed = v->fabric_and_dram_bandwidth_vmin0p65;
1011                 else if (bw_consumed < v->fabric_and_dram_bandwidth_vmid0p72)
1012                         bw_consumed = v->fabric_and_dram_bandwidth_vmid0p72;
1013                 else if (bw_consumed < v->fabric_and_dram_bandwidth_vnom0p8)
1014                         bw_consumed = v->fabric_and_dram_bandwidth_vnom0p8;
1015                 else
1016                         bw_consumed = v->fabric_and_dram_bandwidth_vmax0p9;
1017
1018                 if (bw_consumed < v->fabric_and_dram_bandwidth)
1019                         if (dc->debug.voltage_align_fclk)
1020                                 bw_consumed = v->fabric_and_dram_bandwidth;
1021
1022                 display_pipe_configuration(v);
1023                 /*calc_wm_sets_and_perf_params(context, v);*/
1024                 /* Only 1 set is used by dcn since no noticeable
1025                  * performance improvement was measured and due to hw bug DEGVIDCN10-254
1026                  */
1027                 dispclkdppclkdcfclk_deep_sleep_prefetch_parameters_watermarks_and_performance_calculation(v);
1028
1029                 context->bw.dcn.watermarks.a.cstate_pstate.cstate_exit_ns =
1030                         v->stutter_exit_watermark * 1000;
1031                 context->bw.dcn.watermarks.a.cstate_pstate.cstate_enter_plus_exit_ns =
1032                                 v->stutter_enter_plus_exit_watermark * 1000;
1033                 context->bw.dcn.watermarks.a.cstate_pstate.pstate_change_ns =
1034                                 v->dram_clock_change_watermark * 1000;
1035                 context->bw.dcn.watermarks.a.pte_meta_urgent_ns = v->ptemeta_urgent_watermark * 1000;
1036                 context->bw.dcn.watermarks.a.urgent_ns = v->urgent_watermark * 1000;
1037                 context->bw.dcn.watermarks.b = context->bw.dcn.watermarks.a;
1038                 context->bw.dcn.watermarks.c = context->bw.dcn.watermarks.a;
1039                 context->bw.dcn.watermarks.d = context->bw.dcn.watermarks.a;
1040
1041                 context->bw.dcn.clk.fclk_khz = (int)(bw_consumed * 1000000 /
1042                                 (ddr4_dram_factor_single_Channel * v->number_of_channels));
1043                 if (bw_consumed == v->fabric_and_dram_bandwidth_vmin0p65) {
1044                         context->bw.dcn.clk.fclk_khz = (int)(bw_consumed * 1000000 / 32);
1045                 }
1046
1047                 context->bw.dcn.clk.dcfclk_deep_sleep_khz = (int)(v->dcf_clk_deep_sleep * 1000);
1048                 context->bw.dcn.clk.dcfclk_khz = (int)(v->dcfclk * 1000);
1049
1050                 context->bw.dcn.clk.dispclk_khz = (int)(v->dispclk * 1000);
1051                 if (dc->debug.max_disp_clk == true)
1052                         context->bw.dcn.clk.dispclk_khz = (int)(dc->dcn_soc->max_dispclk_vmax0p9 * 1000);
1053
1054                 if (context->bw.dcn.clk.dispclk_khz <
1055                                 dc->debug.min_disp_clk_khz) {
1056                         context->bw.dcn.clk.dispclk_khz =
1057                                         dc->debug.min_disp_clk_khz;
1058                 }
1059
1060                 context->bw.dcn.clk.dppclk_khz = context->bw.dcn.clk.dispclk_khz / v->dispclk_dppclk_ratio;
1061                 context->bw.dcn.clk.phyclk_khz = v->phyclk_per_state[v->voltage_level];
1062                 switch (v->voltage_level) {
1063                 case 0:
1064                         context->bw.dcn.clk.max_supported_dppclk_khz =
1065                                         (int)(dc->dcn_soc->max_dppclk_vmin0p65 * 1000);
1066                         break;
1067                 case 1:
1068                         context->bw.dcn.clk.max_supported_dppclk_khz =
1069                                         (int)(dc->dcn_soc->max_dppclk_vmid0p72 * 1000);
1070                         break;
1071                 case 2:
1072                         context->bw.dcn.clk.max_supported_dppclk_khz =
1073                                         (int)(dc->dcn_soc->max_dppclk_vnom0p8 * 1000);
1074                         break;
1075                 default:
1076                         context->bw.dcn.clk.max_supported_dppclk_khz =
1077                                         (int)(dc->dcn_soc->max_dppclk_vmax0p9 * 1000);
1078                         break;
1079                 }
1080
1081                 for (i = 0, input_idx = 0; i < pool->pipe_count; i++) {
1082                         struct pipe_ctx *pipe = &context->res_ctx.pipe_ctx[i];
1083
1084                         /* skip inactive pipe */
1085                         if (!pipe->stream)
1086                                 continue;
1087                         /* skip all but first of split pipes */
1088                         if (pipe->top_pipe && pipe->top_pipe->plane_state == pipe->plane_state)
1089                                 continue;
1090
1091                         pipe->pipe_dlg_param.vupdate_width = v->v_update_width[input_idx][v->dpp_per_plane[input_idx] == 2 ? 1 : 0];
1092                         pipe->pipe_dlg_param.vupdate_offset = v->v_update_offset[input_idx][v->dpp_per_plane[input_idx] == 2 ? 1 : 0];
1093                         pipe->pipe_dlg_param.vready_offset = v->v_ready_offset[input_idx][v->dpp_per_plane[input_idx] == 2 ? 1 : 0];
1094                         pipe->pipe_dlg_param.vstartup_start = v->v_startup[input_idx];
1095
1096                         pipe->pipe_dlg_param.htotal = pipe->stream->timing.h_total;
1097                         pipe->pipe_dlg_param.vtotal = pipe->stream->timing.v_total;
1098                         vesa_sync_start = pipe->stream->timing.v_addressable +
1099                                                 pipe->stream->timing.v_border_bottom +
1100                                                 pipe->stream->timing.v_front_porch;
1101
1102                         asic_blank_end = (pipe->stream->timing.v_total -
1103                                                 vesa_sync_start -
1104                                                 pipe->stream->timing.v_border_top)
1105                         * (pipe->stream->timing.flags.INTERLACE ? 1 : 0);
1106
1107                         asic_blank_start = asic_blank_end +
1108                                                 (pipe->stream->timing.v_border_top +
1109                                                 pipe->stream->timing.v_addressable +
1110                                                 pipe->stream->timing.v_border_bottom)
1111                         * (pipe->stream->timing.flags.INTERLACE ? 1 : 0);
1112
1113                         pipe->pipe_dlg_param.vblank_start = asic_blank_start;
1114                         pipe->pipe_dlg_param.vblank_end = asic_blank_end;
1115
1116                         if (pipe->plane_state) {
1117                                 struct pipe_ctx *hsplit_pipe = pipe->bottom_pipe;
1118
1119                                 pipe->plane_state->update_flags.bits.full_update = 1;
1120
1121                                 if (v->dpp_per_plane[input_idx] == 2 ||
1122                                         ((pipe->stream->view_format ==
1123                                           VIEW_3D_FORMAT_SIDE_BY_SIDE ||
1124                                           pipe->stream->view_format ==
1125                                           VIEW_3D_FORMAT_TOP_AND_BOTTOM) &&
1126                                         (pipe->stream->timing.timing_3d_format ==
1127                                          TIMING_3D_FORMAT_TOP_AND_BOTTOM ||
1128                                          pipe->stream->timing.timing_3d_format ==
1129                                          TIMING_3D_FORMAT_SIDE_BY_SIDE))) {
1130                                         if (hsplit_pipe && hsplit_pipe->plane_state == pipe->plane_state) {
1131                                                 /* update previously split pipe */
1132                                                 hsplit_pipe->pipe_dlg_param.vupdate_width = v->v_update_width[input_idx][v->dpp_per_plane[input_idx] == 2 ? 1 : 0];
1133                                                 hsplit_pipe->pipe_dlg_param.vupdate_offset = v->v_update_offset[input_idx][v->dpp_per_plane[input_idx] == 2 ? 1 : 0];
1134                                                 hsplit_pipe->pipe_dlg_param.vready_offset = v->v_ready_offset[input_idx][v->dpp_per_plane[input_idx] == 2 ? 1 : 0];
1135                                                 hsplit_pipe->pipe_dlg_param.vstartup_start = v->v_startup[input_idx];
1136
1137                                                 hsplit_pipe->pipe_dlg_param.htotal = pipe->stream->timing.h_total;
1138                                                 hsplit_pipe->pipe_dlg_param.vtotal = pipe->stream->timing.v_total;
1139                                                 hsplit_pipe->pipe_dlg_param.vblank_start = pipe->pipe_dlg_param.vblank_start;
1140                                                 hsplit_pipe->pipe_dlg_param.vblank_end = pipe->pipe_dlg_param.vblank_end;
1141                                         } else {
1142                                                 /* pipe not split previously needs split */
1143                                                 hsplit_pipe = find_idle_secondary_pipe(&context->res_ctx, pool);
1144                                                 ASSERT(hsplit_pipe);
1145                                                 split_stream_across_pipes(
1146                                                         &context->res_ctx, pool,
1147                                                         pipe, hsplit_pipe);
1148                                         }
1149
1150                                         dcn_bw_calc_rq_dlg_ttu(dc, v, hsplit_pipe, input_idx);
1151                                 } else if (hsplit_pipe && hsplit_pipe->plane_state == pipe->plane_state) {
1152                                         /* merge previously split pipe */
1153                                         pipe->bottom_pipe = hsplit_pipe->bottom_pipe;
1154                                         if (hsplit_pipe->bottom_pipe)
1155                                                 hsplit_pipe->bottom_pipe->top_pipe = pipe;
1156                                         hsplit_pipe->plane_state = NULL;
1157                                         hsplit_pipe->stream = NULL;
1158                                         hsplit_pipe->top_pipe = NULL;
1159                                         hsplit_pipe->bottom_pipe = NULL;
1160                                         /* Clear plane_res and stream_res */
1161                                         memset(&hsplit_pipe->plane_res, 0, sizeof(hsplit_pipe->plane_res));
1162                                         memset(&hsplit_pipe->stream_res, 0, sizeof(hsplit_pipe->stream_res));
1163                                         resource_build_scaling_params(pipe);
1164                                 }
1165                                 /* for now important to do this after pipe split for building e2e params */
1166                                 dcn_bw_calc_rq_dlg_ttu(dc, v, pipe, input_idx);
1167                         }
1168
1169                         input_idx++;
1170                 }
1171         }
1172
1173         if (v->voltage_level == 0) {
1174
1175                 dc->dml.soc.sr_enter_plus_exit_time_us =
1176                                 dc->dcn_soc->sr_enter_plus_exit_time;
1177                 dc->dml.soc.sr_exit_time_us = dc->dcn_soc->sr_exit_time;
1178         }
1179
1180         /*
1181          * BW limit is set to prevent display from impacting other system functions
1182          */
1183
1184         bw_limit = dc->dcn_soc->percent_disp_bw_limit * v->fabric_and_dram_bandwidth_vmax0p9;
1185         bw_limit_pass = (v->total_data_read_bandwidth / 1000.0) < bw_limit;
1186
1187         kernel_fpu_end();
1188
1189         PERFORMANCE_TRACE_END();
1190
1191         if (bw_limit_pass && v->voltage_level != 5)
1192                 return true;
1193         else
1194                 return false;
1195 }
1196
1197 static unsigned int dcn_find_normalized_clock_vdd_Level(
1198         const struct dc *dc,
1199         enum dm_pp_clock_type clocks_type,
1200         int clocks_in_khz)
1201 {
1202         int vdd_level = dcn_bw_v_min0p65;
1203
1204         if (clocks_in_khz == 0)/*todo some clock not in the considerations*/
1205                 return vdd_level;
1206
1207         switch (clocks_type) {
1208         case DM_PP_CLOCK_TYPE_DISPLAY_CLK:
1209                 if (clocks_in_khz > dc->dcn_soc->max_dispclk_vmax0p9*1000) {
1210                         vdd_level = dcn_bw_v_max0p91;
1211                         BREAK_TO_DEBUGGER();
1212                 } else if (clocks_in_khz > dc->dcn_soc->max_dispclk_vnom0p8*1000) {
1213                         vdd_level = dcn_bw_v_max0p9;
1214                 } else if (clocks_in_khz > dc->dcn_soc->max_dispclk_vmid0p72*1000) {
1215                         vdd_level = dcn_bw_v_nom0p8;
1216                 } else if (clocks_in_khz > dc->dcn_soc->max_dispclk_vmin0p65*1000) {
1217                         vdd_level = dcn_bw_v_mid0p72;
1218                 } else
1219                         vdd_level = dcn_bw_v_min0p65;
1220                 break;
1221         case DM_PP_CLOCK_TYPE_DISPLAYPHYCLK:
1222                 if (clocks_in_khz > dc->dcn_soc->phyclkv_max0p9*1000) {
1223                         vdd_level = dcn_bw_v_max0p91;
1224                         BREAK_TO_DEBUGGER();
1225                 } else if (clocks_in_khz > dc->dcn_soc->phyclkv_nom0p8*1000) {
1226                         vdd_level = dcn_bw_v_max0p9;
1227                 } else if (clocks_in_khz > dc->dcn_soc->phyclkv_mid0p72*1000) {
1228                         vdd_level = dcn_bw_v_nom0p8;
1229                 } else if (clocks_in_khz > dc->dcn_soc->phyclkv_min0p65*1000) {
1230                         vdd_level = dcn_bw_v_mid0p72;
1231                 } else
1232                         vdd_level = dcn_bw_v_min0p65;
1233                 break;
1234
1235         case DM_PP_CLOCK_TYPE_DPPCLK:
1236                 if (clocks_in_khz > dc->dcn_soc->max_dppclk_vmax0p9*1000) {
1237                         vdd_level = dcn_bw_v_max0p91;
1238                         BREAK_TO_DEBUGGER();
1239                 } else if (clocks_in_khz > dc->dcn_soc->max_dppclk_vnom0p8*1000) {
1240                         vdd_level = dcn_bw_v_max0p9;
1241                 } else if (clocks_in_khz > dc->dcn_soc->max_dppclk_vmid0p72*1000) {
1242                         vdd_level = dcn_bw_v_nom0p8;
1243                 } else if (clocks_in_khz > dc->dcn_soc->max_dppclk_vmin0p65*1000) {
1244                         vdd_level = dcn_bw_v_mid0p72;
1245                 } else
1246                         vdd_level = dcn_bw_v_min0p65;
1247                 break;
1248
1249         case DM_PP_CLOCK_TYPE_MEMORY_CLK:
1250                 {
1251                         unsigned factor = (ddr4_dram_factor_single_Channel * dc->dcn_soc->number_of_channels);
1252
1253                         if (clocks_in_khz > dc->dcn_soc->fabric_and_dram_bandwidth_vmax0p9*1000000/factor) {
1254                                 vdd_level = dcn_bw_v_max0p91;
1255                                 BREAK_TO_DEBUGGER();
1256                         } else if (clocks_in_khz > dc->dcn_soc->fabric_and_dram_bandwidth_vnom0p8*1000000/factor) {
1257                                 vdd_level = dcn_bw_v_max0p9;
1258                         } else if (clocks_in_khz > dc->dcn_soc->fabric_and_dram_bandwidth_vmid0p72*1000000/factor) {
1259                                 vdd_level = dcn_bw_v_nom0p8;
1260                         } else if (clocks_in_khz > dc->dcn_soc->fabric_and_dram_bandwidth_vmin0p65*1000000/factor) {
1261                                 vdd_level = dcn_bw_v_mid0p72;
1262                         } else
1263                                 vdd_level = dcn_bw_v_min0p65;
1264                 }
1265                 break;
1266
1267         case DM_PP_CLOCK_TYPE_DCFCLK:
1268                 if (clocks_in_khz > dc->dcn_soc->dcfclkv_max0p9*1000) {
1269                         vdd_level = dcn_bw_v_max0p91;
1270                         BREAK_TO_DEBUGGER();
1271                 } else if (clocks_in_khz > dc->dcn_soc->dcfclkv_nom0p8*1000) {
1272                         vdd_level = dcn_bw_v_max0p9;
1273                 } else if (clocks_in_khz > dc->dcn_soc->dcfclkv_mid0p72*1000) {
1274                         vdd_level = dcn_bw_v_nom0p8;
1275                 } else if (clocks_in_khz > dc->dcn_soc->dcfclkv_min0p65*1000) {
1276                         vdd_level = dcn_bw_v_mid0p72;
1277                 } else
1278                         vdd_level = dcn_bw_v_min0p65;
1279                 break;
1280
1281         default:
1282                  break;
1283         }
1284         return vdd_level;
1285 }
1286
1287 unsigned int dcn_find_dcfclk_suits_all(
1288         const struct dc *dc,
1289         struct dc_clocks *clocks)
1290 {
1291         unsigned vdd_level, vdd_level_temp;
1292         unsigned dcf_clk;
1293
1294         /*find a common supported voltage level*/
1295         vdd_level = dcn_find_normalized_clock_vdd_Level(
1296                 dc, DM_PP_CLOCK_TYPE_DISPLAY_CLK, clocks->dispclk_khz);
1297         vdd_level_temp = dcn_find_normalized_clock_vdd_Level(
1298                 dc, DM_PP_CLOCK_TYPE_DISPLAYPHYCLK, clocks->phyclk_khz);
1299
1300         vdd_level = dcn_bw_max(vdd_level, vdd_level_temp);
1301         vdd_level_temp = dcn_find_normalized_clock_vdd_Level(
1302                 dc, DM_PP_CLOCK_TYPE_DPPCLK, clocks->dppclk_khz);
1303         vdd_level = dcn_bw_max(vdd_level, vdd_level_temp);
1304
1305         vdd_level_temp = dcn_find_normalized_clock_vdd_Level(
1306                 dc, DM_PP_CLOCK_TYPE_MEMORY_CLK, clocks->fclk_khz);
1307         vdd_level = dcn_bw_max(vdd_level, vdd_level_temp);
1308         vdd_level_temp = dcn_find_normalized_clock_vdd_Level(
1309                 dc, DM_PP_CLOCK_TYPE_DCFCLK, clocks->dcfclk_khz);
1310
1311         /*find that level conresponding dcfclk*/
1312         vdd_level = dcn_bw_max(vdd_level, vdd_level_temp);
1313         if (vdd_level == dcn_bw_v_max0p91) {
1314                 BREAK_TO_DEBUGGER();
1315                 dcf_clk = dc->dcn_soc->dcfclkv_max0p9*1000;
1316         } else if (vdd_level == dcn_bw_v_max0p9)
1317                 dcf_clk =  dc->dcn_soc->dcfclkv_max0p9*1000;
1318         else if (vdd_level == dcn_bw_v_nom0p8)
1319                 dcf_clk =  dc->dcn_soc->dcfclkv_nom0p8*1000;
1320         else if (vdd_level == dcn_bw_v_mid0p72)
1321                 dcf_clk =  dc->dcn_soc->dcfclkv_mid0p72*1000;
1322         else
1323                 dcf_clk =  dc->dcn_soc->dcfclkv_min0p65*1000;
1324
1325         DC_LOG_BANDWIDTH_CALCS("\tdcf_clk for voltage = %d\n", dcf_clk);
1326         return dcf_clk;
1327 }
1328
1329 static bool verify_clock_values(struct dm_pp_clock_levels_with_voltage *clks)
1330 {
1331         int i;
1332
1333         if (clks->num_levels == 0)
1334                 return false;
1335
1336         for (i = 0; i < clks->num_levels; i++)
1337                 /* Ensure that the result is sane */
1338                 if (clks->data[i].clocks_in_khz == 0)
1339                         return false;
1340
1341         return true;
1342 }
1343
1344 void dcn_bw_update_from_pplib(struct dc *dc)
1345 {
1346         struct dc_context *ctx = dc->ctx;
1347         struct dm_pp_clock_levels_with_voltage fclks = {0}, dcfclks = {0};
1348         bool res;
1349         unsigned vmin0p65_idx, vmid0p72_idx, vnom0p8_idx, vmax0p9_idx;
1350
1351         /* TODO: This is not the proper way to obtain fabric_and_dram_bandwidth, should be min(fclk, memclk) */
1352         res = dm_pp_get_clock_levels_by_type_with_voltage(
1353                         ctx, DM_PP_CLOCK_TYPE_FCLK, &fclks);
1354
1355         kernel_fpu_begin();
1356
1357         if (res)
1358                 res = verify_clock_values(&fclks);
1359
1360         if (res) {
1361                 ASSERT(fclks.num_levels);
1362
1363                 vmin0p65_idx = 0;
1364                 vmid0p72_idx = fclks.num_levels -
1365                         (fclks.num_levels > 2 ? 3 : (fclks.num_levels > 1 ? 2 : 1));
1366                 vnom0p8_idx = fclks.num_levels - (fclks.num_levels > 1 ? 2 : 1);
1367                 vmax0p9_idx = fclks.num_levels - 1;
1368
1369                 dc->dcn_soc->fabric_and_dram_bandwidth_vmin0p65 =
1370                         32 * (fclks.data[vmin0p65_idx].clocks_in_khz / 1000.0) / 1000.0;
1371                 dc->dcn_soc->fabric_and_dram_bandwidth_vmid0p72 =
1372                         dc->dcn_soc->number_of_channels *
1373                         (fclks.data[vmid0p72_idx].clocks_in_khz / 1000.0)
1374                         * ddr4_dram_factor_single_Channel / 1000.0;
1375                 dc->dcn_soc->fabric_and_dram_bandwidth_vnom0p8 =
1376                         dc->dcn_soc->number_of_channels *
1377                         (fclks.data[vnom0p8_idx].clocks_in_khz / 1000.0)
1378                         * ddr4_dram_factor_single_Channel / 1000.0;
1379                 dc->dcn_soc->fabric_and_dram_bandwidth_vmax0p9 =
1380                         dc->dcn_soc->number_of_channels *
1381                         (fclks.data[vmax0p9_idx].clocks_in_khz / 1000.0)
1382                         * ddr4_dram_factor_single_Channel / 1000.0;
1383         } else
1384                 BREAK_TO_DEBUGGER();
1385
1386         kernel_fpu_end();
1387
1388         res = dm_pp_get_clock_levels_by_type_with_voltage(
1389                         ctx, DM_PP_CLOCK_TYPE_DCFCLK, &dcfclks);
1390
1391         kernel_fpu_begin();
1392
1393         if (res)
1394                 res = verify_clock_values(&dcfclks);
1395
1396         if (res && dcfclks.num_levels >= 3) {
1397                 dc->dcn_soc->dcfclkv_min0p65 = dcfclks.data[0].clocks_in_khz / 1000.0;
1398                 dc->dcn_soc->dcfclkv_mid0p72 = dcfclks.data[dcfclks.num_levels - 3].clocks_in_khz / 1000.0;
1399                 dc->dcn_soc->dcfclkv_nom0p8 = dcfclks.data[dcfclks.num_levels - 2].clocks_in_khz / 1000.0;
1400                 dc->dcn_soc->dcfclkv_max0p9 = dcfclks.data[dcfclks.num_levels - 1].clocks_in_khz / 1000.0;
1401         } else
1402                 BREAK_TO_DEBUGGER();
1403
1404         kernel_fpu_end();
1405 }
1406
1407 void dcn_bw_notify_pplib_of_wm_ranges(struct dc *dc)
1408 {
1409         struct pp_smu_funcs_rv *pp = dc->res_pool->pp_smu;
1410         struct pp_smu_wm_range_sets ranges = {0};
1411         int min_fclk_khz, min_dcfclk_khz, socclk_khz;
1412         const int overdrive = 5000000; /* 5 GHz to cover Overdrive */
1413
1414         if (!pp->set_wm_ranges)
1415                 return;
1416
1417         kernel_fpu_begin();
1418         min_fclk_khz = dc->dcn_soc->fabric_and_dram_bandwidth_vmin0p65 * 1000000 / 32;
1419         min_dcfclk_khz = dc->dcn_soc->dcfclkv_min0p65 * 1000;
1420         socclk_khz = dc->dcn_soc->socclk * 1000;
1421         kernel_fpu_end();
1422
1423         /* Now notify PPLib/SMU about which Watermarks sets they should select
1424          * depending on DPM state they are in. And update BW MGR GFX Engine and
1425          * Memory clock member variables for Watermarks calculations for each
1426          * Watermark Set. Only one watermark set for dcn1 due to hw bug DEGVIDCN10-254.
1427          */
1428         /* SOCCLK does not affect anytihng but writeback for DCN so for now we dont
1429          * care what the value is, hence min to overdrive level
1430          */
1431         ranges.num_reader_wm_sets = WM_SET_COUNT;
1432         ranges.num_writer_wm_sets = WM_SET_COUNT;
1433         ranges.reader_wm_sets[0].wm_inst = WM_A;
1434         ranges.reader_wm_sets[0].min_drain_clk_khz = min_dcfclk_khz;
1435         ranges.reader_wm_sets[0].max_drain_clk_khz = overdrive;
1436         ranges.reader_wm_sets[0].min_fill_clk_khz = min_fclk_khz;
1437         ranges.reader_wm_sets[0].max_fill_clk_khz = overdrive;
1438         ranges.writer_wm_sets[0].wm_inst = WM_A;
1439         ranges.writer_wm_sets[0].min_fill_clk_khz = socclk_khz;
1440         ranges.writer_wm_sets[0].max_fill_clk_khz = overdrive;
1441         ranges.writer_wm_sets[0].min_drain_clk_khz = min_fclk_khz;
1442         ranges.writer_wm_sets[0].max_drain_clk_khz = overdrive;
1443
1444         if (dc->debug.pplib_wm_report_mode == WM_REPORT_OVERRIDE) {
1445                 ranges.reader_wm_sets[0].wm_inst = WM_A;
1446                 ranges.reader_wm_sets[0].min_drain_clk_khz = 300000;
1447                 ranges.reader_wm_sets[0].max_drain_clk_khz = 5000000;
1448                 ranges.reader_wm_sets[0].min_fill_clk_khz = 800000;
1449                 ranges.reader_wm_sets[0].max_fill_clk_khz = 5000000;
1450                 ranges.writer_wm_sets[0].wm_inst = WM_A;
1451                 ranges.writer_wm_sets[0].min_fill_clk_khz = 200000;
1452                 ranges.writer_wm_sets[0].max_fill_clk_khz = 5000000;
1453                 ranges.writer_wm_sets[0].min_drain_clk_khz = 800000;
1454                 ranges.writer_wm_sets[0].max_drain_clk_khz = 5000000;
1455         }
1456
1457         ranges.reader_wm_sets[1] = ranges.writer_wm_sets[0];
1458         ranges.reader_wm_sets[1].wm_inst = WM_B;
1459
1460         ranges.reader_wm_sets[2] = ranges.writer_wm_sets[0];
1461         ranges.reader_wm_sets[2].wm_inst = WM_C;
1462
1463         ranges.reader_wm_sets[3] = ranges.writer_wm_sets[0];
1464         ranges.reader_wm_sets[3].wm_inst = WM_D;
1465
1466         /* Notify PP Lib/SMU which Watermarks to use for which clock ranges */
1467         pp->set_wm_ranges(&pp->pp_smu, &ranges);
1468 }
1469
1470 void dcn_bw_sync_calcs_and_dml(struct dc *dc)
1471 {
1472         kernel_fpu_begin();
1473         DC_LOG_BANDWIDTH_CALCS("sr_exit_time: %f ns\n"
1474                         "sr_enter_plus_exit_time: %f ns\n"
1475                         "urgent_latency: %f ns\n"
1476                         "write_back_latency: %f ns\n"
1477                         "percent_of_ideal_drambw_received_after_urg_latency: %f %%\n"
1478                         "max_request_size: %d bytes\n"
1479                         "dcfclkv_max0p9: %f kHz\n"
1480                         "dcfclkv_nom0p8: %f kHz\n"
1481                         "dcfclkv_mid0p72: %f kHz\n"
1482                         "dcfclkv_min0p65: %f kHz\n"
1483                         "max_dispclk_vmax0p9: %f kHz\n"
1484                         "max_dispclk_vnom0p8: %f kHz\n"
1485                         "max_dispclk_vmid0p72: %f kHz\n"
1486                         "max_dispclk_vmin0p65: %f kHz\n"
1487                         "max_dppclk_vmax0p9: %f kHz\n"
1488                         "max_dppclk_vnom0p8: %f kHz\n"
1489                         "max_dppclk_vmid0p72: %f kHz\n"
1490                         "max_dppclk_vmin0p65: %f kHz\n"
1491                         "socclk: %f kHz\n"
1492                         "fabric_and_dram_bandwidth_vmax0p9: %f MB/s\n"
1493                         "fabric_and_dram_bandwidth_vnom0p8: %f MB/s\n"
1494                         "fabric_and_dram_bandwidth_vmid0p72: %f MB/s\n"
1495                         "fabric_and_dram_bandwidth_vmin0p65: %f MB/s\n"
1496                         "phyclkv_max0p9: %f kHz\n"
1497                         "phyclkv_nom0p8: %f kHz\n"
1498                         "phyclkv_mid0p72: %f kHz\n"
1499                         "phyclkv_min0p65: %f kHz\n"
1500                         "downspreading: %f %%\n"
1501                         "round_trip_ping_latency_cycles: %d DCFCLK Cycles\n"
1502                         "urgent_out_of_order_return_per_channel: %d Bytes\n"
1503                         "number_of_channels: %d\n"
1504                         "vmm_page_size: %d Bytes\n"
1505                         "dram_clock_change_latency: %f ns\n"
1506                         "return_bus_width: %d Bytes\n",
1507                         dc->dcn_soc->sr_exit_time * 1000,
1508                         dc->dcn_soc->sr_enter_plus_exit_time * 1000,
1509                         dc->dcn_soc->urgent_latency * 1000,
1510                         dc->dcn_soc->write_back_latency * 1000,
1511                         dc->dcn_soc->percent_of_ideal_drambw_received_after_urg_latency,
1512                         dc->dcn_soc->max_request_size,
1513                         dc->dcn_soc->dcfclkv_max0p9 * 1000,
1514                         dc->dcn_soc->dcfclkv_nom0p8 * 1000,
1515                         dc->dcn_soc->dcfclkv_mid0p72 * 1000,
1516                         dc->dcn_soc->dcfclkv_min0p65 * 1000,
1517                         dc->dcn_soc->max_dispclk_vmax0p9 * 1000,
1518                         dc->dcn_soc->max_dispclk_vnom0p8 * 1000,
1519                         dc->dcn_soc->max_dispclk_vmid0p72 * 1000,
1520                         dc->dcn_soc->max_dispclk_vmin0p65 * 1000,
1521                         dc->dcn_soc->max_dppclk_vmax0p9 * 1000,
1522                         dc->dcn_soc->max_dppclk_vnom0p8 * 1000,
1523                         dc->dcn_soc->max_dppclk_vmid0p72 * 1000,
1524                         dc->dcn_soc->max_dppclk_vmin0p65 * 1000,
1525                         dc->dcn_soc->socclk * 1000,
1526                         dc->dcn_soc->fabric_and_dram_bandwidth_vmax0p9 * 1000,
1527                         dc->dcn_soc->fabric_and_dram_bandwidth_vnom0p8 * 1000,
1528                         dc->dcn_soc->fabric_and_dram_bandwidth_vmid0p72 * 1000,
1529                         dc->dcn_soc->fabric_and_dram_bandwidth_vmin0p65 * 1000,
1530                         dc->dcn_soc->phyclkv_max0p9 * 1000,
1531                         dc->dcn_soc->phyclkv_nom0p8 * 1000,
1532                         dc->dcn_soc->phyclkv_mid0p72 * 1000,
1533                         dc->dcn_soc->phyclkv_min0p65 * 1000,
1534                         dc->dcn_soc->downspreading * 100,
1535                         dc->dcn_soc->round_trip_ping_latency_cycles,
1536                         dc->dcn_soc->urgent_out_of_order_return_per_channel,
1537                         dc->dcn_soc->number_of_channels,
1538                         dc->dcn_soc->vmm_page_size,
1539                         dc->dcn_soc->dram_clock_change_latency * 1000,
1540                         dc->dcn_soc->return_bus_width);
1541         DC_LOG_BANDWIDTH_CALCS("rob_buffer_size_in_kbyte: %f\n"
1542                         "det_buffer_size_in_kbyte: %f\n"
1543                         "dpp_output_buffer_pixels: %f\n"
1544                         "opp_output_buffer_lines: %f\n"
1545                         "pixel_chunk_size_in_kbyte: %f\n"
1546                         "pte_enable: %d\n"
1547                         "pte_chunk_size: %d kbytes\n"
1548                         "meta_chunk_size: %d kbytes\n"
1549                         "writeback_chunk_size: %d kbytes\n"
1550                         "odm_capability: %d\n"
1551                         "dsc_capability: %d\n"
1552                         "line_buffer_size: %d bits\n"
1553                         "max_line_buffer_lines: %d\n"
1554                         "is_line_buffer_bpp_fixed: %d\n"
1555                         "line_buffer_fixed_bpp: %d\n"
1556                         "writeback_luma_buffer_size: %d kbytes\n"
1557                         "writeback_chroma_buffer_size: %d kbytes\n"
1558                         "max_num_dpp: %d\n"
1559                         "max_num_writeback: %d\n"
1560                         "max_dchub_topscl_throughput: %d pixels/dppclk\n"
1561                         "max_pscl_tolb_throughput: %d pixels/dppclk\n"
1562                         "max_lb_tovscl_throughput: %d pixels/dppclk\n"
1563                         "max_vscl_tohscl_throughput: %d pixels/dppclk\n"
1564                         "max_hscl_ratio: %f\n"
1565                         "max_vscl_ratio: %f\n"
1566                         "max_hscl_taps: %d\n"
1567                         "max_vscl_taps: %d\n"
1568                         "pte_buffer_size_in_requests: %d\n"
1569                         "dispclk_ramping_margin: %f %%\n"
1570                         "under_scan_factor: %f %%\n"
1571                         "max_inter_dcn_tile_repeaters: %d\n"
1572                         "can_vstartup_lines_exceed_vsync_plus_back_porch_lines_minus_one: %d\n"
1573                         "bug_forcing_luma_and_chroma_request_to_same_size_fixed: %d\n"
1574                         "dcfclk_cstate_latency: %d\n",
1575                         dc->dcn_ip->rob_buffer_size_in_kbyte,
1576                         dc->dcn_ip->det_buffer_size_in_kbyte,
1577                         dc->dcn_ip->dpp_output_buffer_pixels,
1578                         dc->dcn_ip->opp_output_buffer_lines,
1579                         dc->dcn_ip->pixel_chunk_size_in_kbyte,
1580                         dc->dcn_ip->pte_enable,
1581                         dc->dcn_ip->pte_chunk_size,
1582                         dc->dcn_ip->meta_chunk_size,
1583                         dc->dcn_ip->writeback_chunk_size,
1584                         dc->dcn_ip->odm_capability,
1585                         dc->dcn_ip->dsc_capability,
1586                         dc->dcn_ip->line_buffer_size,
1587                         dc->dcn_ip->max_line_buffer_lines,
1588                         dc->dcn_ip->is_line_buffer_bpp_fixed,
1589                         dc->dcn_ip->line_buffer_fixed_bpp,
1590                         dc->dcn_ip->writeback_luma_buffer_size,
1591                         dc->dcn_ip->writeback_chroma_buffer_size,
1592                         dc->dcn_ip->max_num_dpp,
1593                         dc->dcn_ip->max_num_writeback,
1594                         dc->dcn_ip->max_dchub_topscl_throughput,
1595                         dc->dcn_ip->max_pscl_tolb_throughput,
1596                         dc->dcn_ip->max_lb_tovscl_throughput,
1597                         dc->dcn_ip->max_vscl_tohscl_throughput,
1598                         dc->dcn_ip->max_hscl_ratio,
1599                         dc->dcn_ip->max_vscl_ratio,
1600                         dc->dcn_ip->max_hscl_taps,
1601                         dc->dcn_ip->max_vscl_taps,
1602                         dc->dcn_ip->pte_buffer_size_in_requests,
1603                         dc->dcn_ip->dispclk_ramping_margin,
1604                         dc->dcn_ip->under_scan_factor * 100,
1605                         dc->dcn_ip->max_inter_dcn_tile_repeaters,
1606                         dc->dcn_ip->can_vstartup_lines_exceed_vsync_plus_back_porch_lines_minus_one,
1607                         dc->dcn_ip->bug_forcing_luma_and_chroma_request_to_same_size_fixed,
1608                         dc->dcn_ip->dcfclk_cstate_latency);
1609
1610         dc->dml.soc.sr_exit_time_us = dc->dcn_soc->sr_exit_time;
1611         dc->dml.soc.sr_enter_plus_exit_time_us = dc->dcn_soc->sr_enter_plus_exit_time;
1612         dc->dml.soc.urgent_latency_us = dc->dcn_soc->urgent_latency;
1613         dc->dml.soc.writeback_latency_us = dc->dcn_soc->write_back_latency;
1614         dc->dml.soc.ideal_dram_bw_after_urgent_percent =
1615                         dc->dcn_soc->percent_of_ideal_drambw_received_after_urg_latency;
1616         dc->dml.soc.max_request_size_bytes = dc->dcn_soc->max_request_size;
1617         dc->dml.soc.downspread_percent = dc->dcn_soc->downspreading;
1618         dc->dml.soc.round_trip_ping_latency_dcfclk_cycles =
1619                         dc->dcn_soc->round_trip_ping_latency_cycles;
1620         dc->dml.soc.urgent_out_of_order_return_per_channel_bytes =
1621                         dc->dcn_soc->urgent_out_of_order_return_per_channel;
1622         dc->dml.soc.num_chans = dc->dcn_soc->number_of_channels;
1623         dc->dml.soc.vmm_page_size_bytes = dc->dcn_soc->vmm_page_size;
1624         dc->dml.soc.dram_clock_change_latency_us = dc->dcn_soc->dram_clock_change_latency;
1625         dc->dml.soc.return_bus_width_bytes = dc->dcn_soc->return_bus_width;
1626
1627         dc->dml.ip.rob_buffer_size_kbytes = dc->dcn_ip->rob_buffer_size_in_kbyte;
1628         dc->dml.ip.det_buffer_size_kbytes = dc->dcn_ip->det_buffer_size_in_kbyte;
1629         dc->dml.ip.dpp_output_buffer_pixels = dc->dcn_ip->dpp_output_buffer_pixels;
1630         dc->dml.ip.opp_output_buffer_lines = dc->dcn_ip->opp_output_buffer_lines;
1631         dc->dml.ip.pixel_chunk_size_kbytes = dc->dcn_ip->pixel_chunk_size_in_kbyte;
1632         dc->dml.ip.pte_enable = dc->dcn_ip->pte_enable == dcn_bw_yes;
1633         dc->dml.ip.pte_chunk_size_kbytes = dc->dcn_ip->pte_chunk_size;
1634         dc->dml.ip.meta_chunk_size_kbytes = dc->dcn_ip->meta_chunk_size;
1635         dc->dml.ip.writeback_chunk_size_kbytes = dc->dcn_ip->writeback_chunk_size;
1636         dc->dml.ip.line_buffer_size_bits = dc->dcn_ip->line_buffer_size;
1637         dc->dml.ip.max_line_buffer_lines = dc->dcn_ip->max_line_buffer_lines;
1638         dc->dml.ip.IsLineBufferBppFixed = dc->dcn_ip->is_line_buffer_bpp_fixed == dcn_bw_yes;
1639         dc->dml.ip.LineBufferFixedBpp = dc->dcn_ip->line_buffer_fixed_bpp;
1640         dc->dml.ip.writeback_luma_buffer_size_kbytes = dc->dcn_ip->writeback_luma_buffer_size;
1641         dc->dml.ip.writeback_chroma_buffer_size_kbytes = dc->dcn_ip->writeback_chroma_buffer_size;
1642         dc->dml.ip.max_num_dpp = dc->dcn_ip->max_num_dpp;
1643         dc->dml.ip.max_num_wb = dc->dcn_ip->max_num_writeback;
1644         dc->dml.ip.max_dchub_pscl_bw_pix_per_clk = dc->dcn_ip->max_dchub_topscl_throughput;
1645         dc->dml.ip.max_pscl_lb_bw_pix_per_clk = dc->dcn_ip->max_pscl_tolb_throughput;
1646         dc->dml.ip.max_lb_vscl_bw_pix_per_clk = dc->dcn_ip->max_lb_tovscl_throughput;
1647         dc->dml.ip.max_vscl_hscl_bw_pix_per_clk = dc->dcn_ip->max_vscl_tohscl_throughput;
1648         dc->dml.ip.max_hscl_ratio = dc->dcn_ip->max_hscl_ratio;
1649         dc->dml.ip.max_vscl_ratio = dc->dcn_ip->max_vscl_ratio;
1650         dc->dml.ip.max_hscl_taps = dc->dcn_ip->max_hscl_taps;
1651         dc->dml.ip.max_vscl_taps = dc->dcn_ip->max_vscl_taps;
1652         /*pte_buffer_size_in_requests missing in dml*/
1653         dc->dml.ip.dispclk_ramp_margin_percent = dc->dcn_ip->dispclk_ramping_margin;
1654         dc->dml.ip.underscan_factor = dc->dcn_ip->under_scan_factor;
1655         dc->dml.ip.max_inter_dcn_tile_repeaters = dc->dcn_ip->max_inter_dcn_tile_repeaters;
1656         dc->dml.ip.can_vstartup_lines_exceed_vsync_plus_back_porch_lines_minus_one =
1657                 dc->dcn_ip->can_vstartup_lines_exceed_vsync_plus_back_porch_lines_minus_one == dcn_bw_yes;
1658         dc->dml.ip.bug_forcing_LC_req_same_size_fixed =
1659                 dc->dcn_ip->bug_forcing_luma_and_chroma_request_to_same_size_fixed == dcn_bw_yes;
1660         dc->dml.ip.dcfclk_cstate_latency = dc->dcn_ip->dcfclk_cstate_latency;
1661         kernel_fpu_end();
1662 }