GNU Linux-libre 4.19.286-gnu1
[releases.git] / drivers / net / ethernet / pasemi / pasemi_mac.c
1 /*
2  * Copyright (C) 2006-2007 PA Semi, Inc
3  *
4  * Driver for the PA Semi PWRficient onchip 1G/10G Ethernet MACs
5  *
6  * This program is free software; you can redistribute it and/or modify
7  * it under the terms of the GNU General Public License version 2 as
8  * published by the Free Software Foundation.
9  *
10  * This program is distributed in the hope that it will be useful,
11  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13  * GNU General Public License for more details.
14  *
15  * You should have received a copy of the GNU General Public License
16  * along with this program; if not, see <http://www.gnu.org/licenses/>.
17  */
18
19 #include <linux/module.h>
20 #include <linux/pci.h>
21 #include <linux/slab.h>
22 #include <linux/interrupt.h>
23 #include <linux/dmaengine.h>
24 #include <linux/delay.h>
25 #include <linux/netdevice.h>
26 #include <linux/of_mdio.h>
27 #include <linux/etherdevice.h>
28 #include <asm/dma-mapping.h>
29 #include <linux/in.h>
30 #include <linux/skbuff.h>
31
32 #include <linux/ip.h>
33 #include <net/checksum.h>
34 #include <linux/prefetch.h>
35
36 #include <asm/irq.h>
37 #include <asm/firmware.h>
38 #include <asm/pasemi_dma.h>
39
40 #include "pasemi_mac.h"
41
42 /* We have our own align, since ppc64 in general has it at 0 because
43  * of design flaws in some of the server bridge chips. However, for
44  * PWRficient doing the unaligned copies is more expensive than doing
45  * unaligned DMA, so make sure the data is aligned instead.
46  */
47 #define LOCAL_SKB_ALIGN 2
48
49 /* TODO list
50  *
51  * - Multicast support
52  * - Large MTU support
53  * - Multiqueue RX/TX
54  */
55
56 #define PE_MIN_MTU      (ETH_ZLEN + ETH_HLEN)
57 #define PE_MAX_MTU      9000
58 #define PE_DEF_MTU      ETH_DATA_LEN
59
60 #define DEFAULT_MSG_ENABLE        \
61         (NETIF_MSG_DRV          | \
62          NETIF_MSG_PROBE        | \
63          NETIF_MSG_LINK         | \
64          NETIF_MSG_TIMER        | \
65          NETIF_MSG_IFDOWN       | \
66          NETIF_MSG_IFUP         | \
67          NETIF_MSG_RX_ERR       | \
68          NETIF_MSG_TX_ERR)
69
70 MODULE_LICENSE("GPL");
71 MODULE_AUTHOR ("Olof Johansson <olof@lixom.net>");
72 MODULE_DESCRIPTION("PA Semi PWRficient Ethernet driver");
73
74 static int debug = -1;  /* -1 == use DEFAULT_MSG_ENABLE as value */
75 module_param(debug, int, 0);
76 MODULE_PARM_DESC(debug, "PA Semi MAC bitmapped debugging message enable value");
77
78 extern const struct ethtool_ops pasemi_mac_ethtool_ops;
79
80 static int translation_enabled(void)
81 {
82 #if defined(CONFIG_PPC_PASEMI_IOMMU_DMA_FORCE)
83         return 1;
84 #else
85         return firmware_has_feature(FW_FEATURE_LPAR);
86 #endif
87 }
88
89 static void write_iob_reg(unsigned int reg, unsigned int val)
90 {
91         pasemi_write_iob_reg(reg, val);
92 }
93
94 static unsigned int read_mac_reg(const struct pasemi_mac *mac, unsigned int reg)
95 {
96         return pasemi_read_mac_reg(mac->dma_if, reg);
97 }
98
99 static void write_mac_reg(const struct pasemi_mac *mac, unsigned int reg,
100                           unsigned int val)
101 {
102         pasemi_write_mac_reg(mac->dma_if, reg, val);
103 }
104
105 static unsigned int read_dma_reg(unsigned int reg)
106 {
107         return pasemi_read_dma_reg(reg);
108 }
109
110 static void write_dma_reg(unsigned int reg, unsigned int val)
111 {
112         pasemi_write_dma_reg(reg, val);
113 }
114
115 static struct pasemi_mac_rxring *rx_ring(const struct pasemi_mac *mac)
116 {
117         return mac->rx;
118 }
119
120 static struct pasemi_mac_txring *tx_ring(const struct pasemi_mac *mac)
121 {
122         return mac->tx;
123 }
124
125 static inline void prefetch_skb(const struct sk_buff *skb)
126 {
127         const void *d = skb;
128
129         prefetch(d);
130         prefetch(d+64);
131         prefetch(d+128);
132         prefetch(d+192);
133 }
134
135 static int mac_to_intf(struct pasemi_mac *mac)
136 {
137         struct pci_dev *pdev = mac->pdev;
138         u32 tmp;
139         int nintf, off, i, j;
140         int devfn = pdev->devfn;
141
142         tmp = read_dma_reg(PAS_DMA_CAP_IFI);
143         nintf = (tmp & PAS_DMA_CAP_IFI_NIN_M) >> PAS_DMA_CAP_IFI_NIN_S;
144         off = (tmp & PAS_DMA_CAP_IFI_IOFF_M) >> PAS_DMA_CAP_IFI_IOFF_S;
145
146         /* IOFF contains the offset to the registers containing the
147          * DMA interface-to-MAC-pci-id mappings, and NIN contains number
148          * of total interfaces. Each register contains 4 devfns.
149          * Just do a linear search until we find the devfn of the MAC
150          * we're trying to look up.
151          */
152
153         for (i = 0; i < (nintf+3)/4; i++) {
154                 tmp = read_dma_reg(off+4*i);
155                 for (j = 0; j < 4; j++) {
156                         if (((tmp >> (8*j)) & 0xff) == devfn)
157                                 return i*4 + j;
158                 }
159         }
160         return -1;
161 }
162
163 static void pasemi_mac_intf_disable(struct pasemi_mac *mac)
164 {
165         unsigned int flags;
166
167         flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
168         flags &= ~PAS_MAC_CFG_PCFG_PE;
169         write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
170 }
171
172 static void pasemi_mac_intf_enable(struct pasemi_mac *mac)
173 {
174         unsigned int flags;
175
176         flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
177         flags |= PAS_MAC_CFG_PCFG_PE;
178         write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
179 }
180
181 static int pasemi_get_mac_addr(struct pasemi_mac *mac)
182 {
183         struct pci_dev *pdev = mac->pdev;
184         struct device_node *dn = pci_device_to_OF_node(pdev);
185         int len;
186         const u8 *maddr;
187         u8 addr[ETH_ALEN];
188
189         if (!dn) {
190                 dev_dbg(&pdev->dev,
191                           "No device node for mac, not configuring\n");
192                 return -ENOENT;
193         }
194
195         maddr = of_get_property(dn, "local-mac-address", &len);
196
197         if (maddr && len == ETH_ALEN) {
198                 memcpy(mac->mac_addr, maddr, ETH_ALEN);
199                 return 0;
200         }
201
202         /* Some old versions of firmware mistakenly uses mac-address
203          * (and as a string) instead of a byte array in local-mac-address.
204          */
205
206         if (maddr == NULL)
207                 maddr = of_get_property(dn, "mac-address", NULL);
208
209         if (maddr == NULL) {
210                 dev_warn(&pdev->dev,
211                          "no mac address in device tree, not configuring\n");
212                 return -ENOENT;
213         }
214
215         if (!mac_pton(maddr, addr)) {
216                 dev_warn(&pdev->dev,
217                          "can't parse mac address, not configuring\n");
218                 return -EINVAL;
219         }
220
221         memcpy(mac->mac_addr, addr, ETH_ALEN);
222
223         return 0;
224 }
225
226 static int pasemi_mac_set_mac_addr(struct net_device *dev, void *p)
227 {
228         struct pasemi_mac *mac = netdev_priv(dev);
229         struct sockaddr *addr = p;
230         unsigned int adr0, adr1;
231
232         if (!is_valid_ether_addr(addr->sa_data))
233                 return -EADDRNOTAVAIL;
234
235         memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
236
237         adr0 = dev->dev_addr[2] << 24 |
238                dev->dev_addr[3] << 16 |
239                dev->dev_addr[4] << 8 |
240                dev->dev_addr[5];
241         adr1 = read_mac_reg(mac, PAS_MAC_CFG_ADR1);
242         adr1 &= ~0xffff;
243         adr1 |= dev->dev_addr[0] << 8 | dev->dev_addr[1];
244
245         pasemi_mac_intf_disable(mac);
246         write_mac_reg(mac, PAS_MAC_CFG_ADR0, adr0);
247         write_mac_reg(mac, PAS_MAC_CFG_ADR1, adr1);
248         pasemi_mac_intf_enable(mac);
249
250         return 0;
251 }
252
253 static int pasemi_mac_unmap_tx_skb(struct pasemi_mac *mac,
254                                     const int nfrags,
255                                     struct sk_buff *skb,
256                                     const dma_addr_t *dmas)
257 {
258         int f;
259         struct pci_dev *pdev = mac->dma_pdev;
260
261         pci_unmap_single(pdev, dmas[0], skb_headlen(skb), PCI_DMA_TODEVICE);
262
263         for (f = 0; f < nfrags; f++) {
264                 const skb_frag_t *frag = &skb_shinfo(skb)->frags[f];
265
266                 pci_unmap_page(pdev, dmas[f+1], skb_frag_size(frag), PCI_DMA_TODEVICE);
267         }
268         dev_kfree_skb_irq(skb);
269
270         /* Freed descriptor slot + main SKB ptr + nfrags additional ptrs,
271          * aligned up to a power of 2
272          */
273         return (nfrags + 3) & ~1;
274 }
275
276 static struct pasemi_mac_csring *pasemi_mac_setup_csring(struct pasemi_mac *mac)
277 {
278         struct pasemi_mac_csring *ring;
279         u32 val;
280         unsigned int cfg;
281         int chno;
282
283         ring = pasemi_dma_alloc_chan(TXCHAN, sizeof(struct pasemi_mac_csring),
284                                        offsetof(struct pasemi_mac_csring, chan));
285
286         if (!ring) {
287                 dev_err(&mac->pdev->dev, "Can't allocate checksum channel\n");
288                 goto out_chan;
289         }
290
291         chno = ring->chan.chno;
292
293         ring->size = CS_RING_SIZE;
294         ring->next_to_fill = 0;
295
296         /* Allocate descriptors */
297         if (pasemi_dma_alloc_ring(&ring->chan, CS_RING_SIZE))
298                 goto out_ring_desc;
299
300         write_dma_reg(PAS_DMA_TXCHAN_BASEL(chno),
301                       PAS_DMA_TXCHAN_BASEL_BRBL(ring->chan.ring_dma));
302         val = PAS_DMA_TXCHAN_BASEU_BRBH(ring->chan.ring_dma >> 32);
303         val |= PAS_DMA_TXCHAN_BASEU_SIZ(CS_RING_SIZE >> 3);
304
305         write_dma_reg(PAS_DMA_TXCHAN_BASEU(chno), val);
306
307         ring->events[0] = pasemi_dma_alloc_flag();
308         ring->events[1] = pasemi_dma_alloc_flag();
309         if (ring->events[0] < 0 || ring->events[1] < 0)
310                 goto out_flags;
311
312         pasemi_dma_clear_flag(ring->events[0]);
313         pasemi_dma_clear_flag(ring->events[1]);
314
315         ring->fun = pasemi_dma_alloc_fun();
316         if (ring->fun < 0)
317                 goto out_fun;
318
319         cfg = PAS_DMA_TXCHAN_CFG_TY_FUNC | PAS_DMA_TXCHAN_CFG_UP |
320               PAS_DMA_TXCHAN_CFG_TATTR(ring->fun) |
321               PAS_DMA_TXCHAN_CFG_LPSQ | PAS_DMA_TXCHAN_CFG_LPDQ;
322
323         if (translation_enabled())
324                 cfg |= PAS_DMA_TXCHAN_CFG_TRD | PAS_DMA_TXCHAN_CFG_TRR;
325
326         write_dma_reg(PAS_DMA_TXCHAN_CFG(chno), cfg);
327
328         /* enable channel */
329         pasemi_dma_start_chan(&ring->chan, PAS_DMA_TXCHAN_TCMDSTA_SZ |
330                                            PAS_DMA_TXCHAN_TCMDSTA_DB |
331                                            PAS_DMA_TXCHAN_TCMDSTA_DE |
332                                            PAS_DMA_TXCHAN_TCMDSTA_DA);
333
334         return ring;
335
336 out_fun:
337 out_flags:
338         if (ring->events[0] >= 0)
339                 pasemi_dma_free_flag(ring->events[0]);
340         if (ring->events[1] >= 0)
341                 pasemi_dma_free_flag(ring->events[1]);
342         pasemi_dma_free_ring(&ring->chan);
343 out_ring_desc:
344         pasemi_dma_free_chan(&ring->chan);
345 out_chan:
346
347         return NULL;
348 }
349
350 static void pasemi_mac_setup_csrings(struct pasemi_mac *mac)
351 {
352         int i;
353         mac->cs[0] = pasemi_mac_setup_csring(mac);
354         if (mac->type == MAC_TYPE_XAUI)
355                 mac->cs[1] = pasemi_mac_setup_csring(mac);
356         else
357                 mac->cs[1] = 0;
358
359         for (i = 0; i < MAX_CS; i++)
360                 if (mac->cs[i])
361                         mac->num_cs++;
362 }
363
364 static void pasemi_mac_free_csring(struct pasemi_mac_csring *csring)
365 {
366         pasemi_dma_stop_chan(&csring->chan);
367         pasemi_dma_free_flag(csring->events[0]);
368         pasemi_dma_free_flag(csring->events[1]);
369         pasemi_dma_free_ring(&csring->chan);
370         pasemi_dma_free_chan(&csring->chan);
371         pasemi_dma_free_fun(csring->fun);
372 }
373
374 static int pasemi_mac_setup_rx_resources(const struct net_device *dev)
375 {
376         struct pasemi_mac_rxring *ring;
377         struct pasemi_mac *mac = netdev_priv(dev);
378         int chno;
379         unsigned int cfg;
380
381         ring = pasemi_dma_alloc_chan(RXCHAN, sizeof(struct pasemi_mac_rxring),
382                                      offsetof(struct pasemi_mac_rxring, chan));
383
384         if (!ring) {
385                 dev_err(&mac->pdev->dev, "Can't allocate RX channel\n");
386                 goto out_chan;
387         }
388         chno = ring->chan.chno;
389
390         spin_lock_init(&ring->lock);
391
392         ring->size = RX_RING_SIZE;
393         ring->ring_info = kcalloc(RX_RING_SIZE,
394                                   sizeof(struct pasemi_mac_buffer),
395                                   GFP_KERNEL);
396
397         if (!ring->ring_info)
398                 goto out_ring_info;
399
400         /* Allocate descriptors */
401         if (pasemi_dma_alloc_ring(&ring->chan, RX_RING_SIZE))
402                 goto out_ring_desc;
403
404         ring->buffers = dma_zalloc_coherent(&mac->dma_pdev->dev,
405                                             RX_RING_SIZE * sizeof(u64),
406                                             &ring->buf_dma, GFP_KERNEL);
407         if (!ring->buffers)
408                 goto out_ring_desc;
409
410         write_dma_reg(PAS_DMA_RXCHAN_BASEL(chno),
411                       PAS_DMA_RXCHAN_BASEL_BRBL(ring->chan.ring_dma));
412
413         write_dma_reg(PAS_DMA_RXCHAN_BASEU(chno),
414                       PAS_DMA_RXCHAN_BASEU_BRBH(ring->chan.ring_dma >> 32) |
415                       PAS_DMA_RXCHAN_BASEU_SIZ(RX_RING_SIZE >> 3));
416
417         cfg = PAS_DMA_RXCHAN_CFG_HBU(2);
418
419         if (translation_enabled())
420                 cfg |= PAS_DMA_RXCHAN_CFG_CTR;
421
422         write_dma_reg(PAS_DMA_RXCHAN_CFG(chno), cfg);
423
424         write_dma_reg(PAS_DMA_RXINT_BASEL(mac->dma_if),
425                       PAS_DMA_RXINT_BASEL_BRBL(ring->buf_dma));
426
427         write_dma_reg(PAS_DMA_RXINT_BASEU(mac->dma_if),
428                       PAS_DMA_RXINT_BASEU_BRBH(ring->buf_dma >> 32) |
429                       PAS_DMA_RXINT_BASEU_SIZ(RX_RING_SIZE >> 3));
430
431         cfg = PAS_DMA_RXINT_CFG_DHL(2) | PAS_DMA_RXINT_CFG_L2 |
432               PAS_DMA_RXINT_CFG_LW | PAS_DMA_RXINT_CFG_RBP |
433               PAS_DMA_RXINT_CFG_HEN;
434
435         if (translation_enabled())
436                 cfg |= PAS_DMA_RXINT_CFG_ITRR | PAS_DMA_RXINT_CFG_ITR;
437
438         write_dma_reg(PAS_DMA_RXINT_CFG(mac->dma_if), cfg);
439
440         ring->next_to_fill = 0;
441         ring->next_to_clean = 0;
442         ring->mac = mac;
443         mac->rx = ring;
444
445         return 0;
446
447 out_ring_desc:
448         kfree(ring->ring_info);
449 out_ring_info:
450         pasemi_dma_free_chan(&ring->chan);
451 out_chan:
452         return -ENOMEM;
453 }
454
455 static struct pasemi_mac_txring *
456 pasemi_mac_setup_tx_resources(const struct net_device *dev)
457 {
458         struct pasemi_mac *mac = netdev_priv(dev);
459         u32 val;
460         struct pasemi_mac_txring *ring;
461         unsigned int cfg;
462         int chno;
463
464         ring = pasemi_dma_alloc_chan(TXCHAN, sizeof(struct pasemi_mac_txring),
465                                      offsetof(struct pasemi_mac_txring, chan));
466
467         if (!ring) {
468                 dev_err(&mac->pdev->dev, "Can't allocate TX channel\n");
469                 goto out_chan;
470         }
471
472         chno = ring->chan.chno;
473
474         spin_lock_init(&ring->lock);
475
476         ring->size = TX_RING_SIZE;
477         ring->ring_info = kcalloc(TX_RING_SIZE,
478                                   sizeof(struct pasemi_mac_buffer),
479                                   GFP_KERNEL);
480         if (!ring->ring_info)
481                 goto out_ring_info;
482
483         /* Allocate descriptors */
484         if (pasemi_dma_alloc_ring(&ring->chan, TX_RING_SIZE))
485                 goto out_ring_desc;
486
487         write_dma_reg(PAS_DMA_TXCHAN_BASEL(chno),
488                       PAS_DMA_TXCHAN_BASEL_BRBL(ring->chan.ring_dma));
489         val = PAS_DMA_TXCHAN_BASEU_BRBH(ring->chan.ring_dma >> 32);
490         val |= PAS_DMA_TXCHAN_BASEU_SIZ(TX_RING_SIZE >> 3);
491
492         write_dma_reg(PAS_DMA_TXCHAN_BASEU(chno), val);
493
494         cfg = PAS_DMA_TXCHAN_CFG_TY_IFACE |
495               PAS_DMA_TXCHAN_CFG_TATTR(mac->dma_if) |
496               PAS_DMA_TXCHAN_CFG_UP |
497               PAS_DMA_TXCHAN_CFG_WT(4);
498
499         if (translation_enabled())
500                 cfg |= PAS_DMA_TXCHAN_CFG_TRD | PAS_DMA_TXCHAN_CFG_TRR;
501
502         write_dma_reg(PAS_DMA_TXCHAN_CFG(chno), cfg);
503
504         ring->next_to_fill = 0;
505         ring->next_to_clean = 0;
506         ring->mac = mac;
507
508         return ring;
509
510 out_ring_desc:
511         kfree(ring->ring_info);
512 out_ring_info:
513         pasemi_dma_free_chan(&ring->chan);
514 out_chan:
515         return NULL;
516 }
517
518 static void pasemi_mac_free_tx_resources(struct pasemi_mac *mac)
519 {
520         struct pasemi_mac_txring *txring = tx_ring(mac);
521         unsigned int i, j;
522         struct pasemi_mac_buffer *info;
523         dma_addr_t dmas[MAX_SKB_FRAGS+1];
524         int freed, nfrags;
525         int start, limit;
526
527         start = txring->next_to_clean;
528         limit = txring->next_to_fill;
529
530         /* Compensate for when fill has wrapped and clean has not */
531         if (start > limit)
532                 limit += TX_RING_SIZE;
533
534         for (i = start; i < limit; i += freed) {
535                 info = &txring->ring_info[(i+1) & (TX_RING_SIZE-1)];
536                 if (info->dma && info->skb) {
537                         nfrags = skb_shinfo(info->skb)->nr_frags;
538                         for (j = 0; j <= nfrags; j++)
539                                 dmas[j] = txring->ring_info[(i+1+j) &
540                                                 (TX_RING_SIZE-1)].dma;
541                         freed = pasemi_mac_unmap_tx_skb(mac, nfrags,
542                                                         info->skb, dmas);
543                 } else {
544                         freed = 2;
545                 }
546         }
547
548         kfree(txring->ring_info);
549         pasemi_dma_free_chan(&txring->chan);
550
551 }
552
553 static void pasemi_mac_free_rx_buffers(struct pasemi_mac *mac)
554 {
555         struct pasemi_mac_rxring *rx = rx_ring(mac);
556         unsigned int i;
557         struct pasemi_mac_buffer *info;
558
559         for (i = 0; i < RX_RING_SIZE; i++) {
560                 info = &RX_DESC_INFO(rx, i);
561                 if (info->skb && info->dma) {
562                         pci_unmap_single(mac->dma_pdev,
563                                          info->dma,
564                                          info->skb->len,
565                                          PCI_DMA_FROMDEVICE);
566                         dev_kfree_skb_any(info->skb);
567                 }
568                 info->dma = 0;
569                 info->skb = NULL;
570         }
571
572         for (i = 0; i < RX_RING_SIZE; i++)
573                 RX_BUFF(rx, i) = 0;
574 }
575
576 static void pasemi_mac_free_rx_resources(struct pasemi_mac *mac)
577 {
578         pasemi_mac_free_rx_buffers(mac);
579
580         dma_free_coherent(&mac->dma_pdev->dev, RX_RING_SIZE * sizeof(u64),
581                           rx_ring(mac)->buffers, rx_ring(mac)->buf_dma);
582
583         kfree(rx_ring(mac)->ring_info);
584         pasemi_dma_free_chan(&rx_ring(mac)->chan);
585         mac->rx = NULL;
586 }
587
588 static void pasemi_mac_replenish_rx_ring(struct net_device *dev,
589                                          const int limit)
590 {
591         const struct pasemi_mac *mac = netdev_priv(dev);
592         struct pasemi_mac_rxring *rx = rx_ring(mac);
593         int fill, count;
594
595         if (limit <= 0)
596                 return;
597
598         fill = rx_ring(mac)->next_to_fill;
599         for (count = 0; count < limit; count++) {
600                 struct pasemi_mac_buffer *info = &RX_DESC_INFO(rx, fill);
601                 u64 *buff = &RX_BUFF(rx, fill);
602                 struct sk_buff *skb;
603                 dma_addr_t dma;
604
605                 /* Entry in use? */
606                 WARN_ON(*buff);
607
608                 skb = netdev_alloc_skb(dev, mac->bufsz);
609                 skb_reserve(skb, LOCAL_SKB_ALIGN);
610
611                 if (unlikely(!skb))
612                         break;
613
614                 dma = pci_map_single(mac->dma_pdev, skb->data,
615                                      mac->bufsz - LOCAL_SKB_ALIGN,
616                                      PCI_DMA_FROMDEVICE);
617
618                 if (unlikely(pci_dma_mapping_error(mac->dma_pdev, dma))) {
619                         dev_kfree_skb_irq(info->skb);
620                         break;
621                 }
622
623                 info->skb = skb;
624                 info->dma = dma;
625                 *buff = XCT_RXB_LEN(mac->bufsz) | XCT_RXB_ADDR(dma);
626                 fill++;
627         }
628
629         wmb();
630
631         write_dma_reg(PAS_DMA_RXINT_INCR(mac->dma_if), count);
632
633         rx_ring(mac)->next_to_fill = (rx_ring(mac)->next_to_fill + count) &
634                                 (RX_RING_SIZE - 1);
635 }
636
637 static void pasemi_mac_restart_rx_intr(const struct pasemi_mac *mac)
638 {
639         struct pasemi_mac_rxring *rx = rx_ring(mac);
640         unsigned int reg, pcnt;
641         /* Re-enable packet count interrupts: finally
642          * ack the packet count interrupt we got in rx_intr.
643          */
644
645         pcnt = *rx->chan.status & PAS_STATUS_PCNT_M;
646
647         reg = PAS_IOB_DMA_RXCH_RESET_PCNT(pcnt) | PAS_IOB_DMA_RXCH_RESET_PINTC;
648
649         if (*rx->chan.status & PAS_STATUS_TIMER)
650                 reg |= PAS_IOB_DMA_RXCH_RESET_TINTC;
651
652         write_iob_reg(PAS_IOB_DMA_RXCH_RESET(mac->rx->chan.chno), reg);
653 }
654
655 static void pasemi_mac_restart_tx_intr(const struct pasemi_mac *mac)
656 {
657         unsigned int reg, pcnt;
658
659         /* Re-enable packet count interrupts */
660         pcnt = *tx_ring(mac)->chan.status & PAS_STATUS_PCNT_M;
661
662         reg = PAS_IOB_DMA_TXCH_RESET_PCNT(pcnt) | PAS_IOB_DMA_TXCH_RESET_PINTC;
663
664         write_iob_reg(PAS_IOB_DMA_TXCH_RESET(tx_ring(mac)->chan.chno), reg);
665 }
666
667
668 static inline void pasemi_mac_rx_error(const struct pasemi_mac *mac,
669                                        const u64 macrx)
670 {
671         unsigned int rcmdsta, ccmdsta;
672         struct pasemi_dmachan *chan = &rx_ring(mac)->chan;
673
674         if (!netif_msg_rx_err(mac))
675                 return;
676
677         rcmdsta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
678         ccmdsta = read_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(chan->chno));
679
680         printk(KERN_ERR "pasemi_mac: rx error. macrx %016llx, rx status %llx\n",
681                 macrx, *chan->status);
682
683         printk(KERN_ERR "pasemi_mac: rcmdsta %08x ccmdsta %08x\n",
684                 rcmdsta, ccmdsta);
685 }
686
687 static inline void pasemi_mac_tx_error(const struct pasemi_mac *mac,
688                                        const u64 mactx)
689 {
690         unsigned int cmdsta;
691         struct pasemi_dmachan *chan = &tx_ring(mac)->chan;
692
693         if (!netif_msg_tx_err(mac))
694                 return;
695
696         cmdsta = read_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(chan->chno));
697
698         printk(KERN_ERR "pasemi_mac: tx error. mactx 0x%016llx, "\
699                 "tx status 0x%016llx\n", mactx, *chan->status);
700
701         printk(KERN_ERR "pasemi_mac: tcmdsta 0x%08x\n", cmdsta);
702 }
703
704 static int pasemi_mac_clean_rx(struct pasemi_mac_rxring *rx,
705                                const int limit)
706 {
707         const struct pasemi_dmachan *chan = &rx->chan;
708         struct pasemi_mac *mac = rx->mac;
709         struct pci_dev *pdev = mac->dma_pdev;
710         unsigned int n;
711         int count, buf_index, tot_bytes, packets;
712         struct pasemi_mac_buffer *info;
713         struct sk_buff *skb;
714         unsigned int len;
715         u64 macrx, eval;
716         dma_addr_t dma;
717
718         tot_bytes = 0;
719         packets = 0;
720
721         spin_lock(&rx->lock);
722
723         n = rx->next_to_clean;
724
725         prefetch(&RX_DESC(rx, n));
726
727         for (count = 0; count < limit; count++) {
728                 macrx = RX_DESC(rx, n);
729                 prefetch(&RX_DESC(rx, n+4));
730
731                 if ((macrx & XCT_MACRX_E) ||
732                     (*chan->status & PAS_STATUS_ERROR))
733                         pasemi_mac_rx_error(mac, macrx);
734
735                 if (!(macrx & XCT_MACRX_O))
736                         break;
737
738                 info = NULL;
739
740                 BUG_ON(!(macrx & XCT_MACRX_RR_8BRES));
741
742                 eval = (RX_DESC(rx, n+1) & XCT_RXRES_8B_EVAL_M) >>
743                         XCT_RXRES_8B_EVAL_S;
744                 buf_index = eval-1;
745
746                 dma = (RX_DESC(rx, n+2) & XCT_PTR_ADDR_M);
747                 info = &RX_DESC_INFO(rx, buf_index);
748
749                 skb = info->skb;
750
751                 prefetch_skb(skb);
752
753                 len = (macrx & XCT_MACRX_LLEN_M) >> XCT_MACRX_LLEN_S;
754
755                 pci_unmap_single(pdev, dma, mac->bufsz - LOCAL_SKB_ALIGN,
756                                  PCI_DMA_FROMDEVICE);
757
758                 if (macrx & XCT_MACRX_CRC) {
759                         /* CRC error flagged */
760                         mac->netdev->stats.rx_errors++;
761                         mac->netdev->stats.rx_crc_errors++;
762                         /* No need to free skb, it'll be reused */
763                         goto next;
764                 }
765
766                 info->skb = NULL;
767                 info->dma = 0;
768
769                 if (likely((macrx & XCT_MACRX_HTY_M) == XCT_MACRX_HTY_IPV4_OK)) {
770                         skb->ip_summed = CHECKSUM_UNNECESSARY;
771                         skb->csum = (macrx & XCT_MACRX_CSUM_M) >>
772                                            XCT_MACRX_CSUM_S;
773                 } else {
774                         skb_checksum_none_assert(skb);
775                 }
776
777                 packets++;
778                 tot_bytes += len;
779
780                 /* Don't include CRC */
781                 skb_put(skb, len-4);
782
783                 skb->protocol = eth_type_trans(skb, mac->netdev);
784                 napi_gro_receive(&mac->napi, skb);
785
786 next:
787                 RX_DESC(rx, n) = 0;
788                 RX_DESC(rx, n+1) = 0;
789
790                 /* Need to zero it out since hardware doesn't, since the
791                  * replenish loop uses it to tell when it's done.
792                  */
793                 RX_BUFF(rx, buf_index) = 0;
794
795                 n += 4;
796         }
797
798         if (n > RX_RING_SIZE) {
799                 /* Errata 5971 workaround: L2 target of headers */
800                 write_iob_reg(PAS_IOB_COM_PKTHDRCNT, 0);
801                 n &= (RX_RING_SIZE-1);
802         }
803
804         rx_ring(mac)->next_to_clean = n;
805
806         /* Increase is in number of 16-byte entries, and since each descriptor
807          * with an 8BRES takes up 3x8 bytes (padded to 4x8), increase with
808          * count*2.
809          */
810         write_dma_reg(PAS_DMA_RXCHAN_INCR(mac->rx->chan.chno), count << 1);
811
812         pasemi_mac_replenish_rx_ring(mac->netdev, count);
813
814         mac->netdev->stats.rx_bytes += tot_bytes;
815         mac->netdev->stats.rx_packets += packets;
816
817         spin_unlock(&rx_ring(mac)->lock);
818
819         return count;
820 }
821
822 /* Can't make this too large or we blow the kernel stack limits */
823 #define TX_CLEAN_BATCHSIZE (128/MAX_SKB_FRAGS)
824
825 static int pasemi_mac_clean_tx(struct pasemi_mac_txring *txring)
826 {
827         struct pasemi_dmachan *chan = &txring->chan;
828         struct pasemi_mac *mac = txring->mac;
829         int i, j;
830         unsigned int start, descr_count, buf_count, batch_limit;
831         unsigned int ring_limit;
832         unsigned int total_count;
833         unsigned long flags;
834         struct sk_buff *skbs[TX_CLEAN_BATCHSIZE];
835         dma_addr_t dmas[TX_CLEAN_BATCHSIZE][MAX_SKB_FRAGS+1];
836         int nf[TX_CLEAN_BATCHSIZE];
837         int nr_frags;
838
839         total_count = 0;
840         batch_limit = TX_CLEAN_BATCHSIZE;
841 restart:
842         spin_lock_irqsave(&txring->lock, flags);
843
844         start = txring->next_to_clean;
845         ring_limit = txring->next_to_fill;
846
847         prefetch(&TX_DESC_INFO(txring, start+1).skb);
848
849         /* Compensate for when fill has wrapped but clean has not */
850         if (start > ring_limit)
851                 ring_limit += TX_RING_SIZE;
852
853         buf_count = 0;
854         descr_count = 0;
855
856         for (i = start;
857              descr_count < batch_limit && i < ring_limit;
858              i += buf_count) {
859                 u64 mactx = TX_DESC(txring, i);
860                 struct sk_buff *skb;
861
862                 if ((mactx  & XCT_MACTX_E) ||
863                     (*chan->status & PAS_STATUS_ERROR))
864                         pasemi_mac_tx_error(mac, mactx);
865
866                 /* Skip over control descriptors */
867                 if (!(mactx & XCT_MACTX_LLEN_M)) {
868                         TX_DESC(txring, i) = 0;
869                         TX_DESC(txring, i+1) = 0;
870                         buf_count = 2;
871                         continue;
872                 }
873
874                 skb = TX_DESC_INFO(txring, i+1).skb;
875                 nr_frags = TX_DESC_INFO(txring, i).dma;
876
877                 if (unlikely(mactx & XCT_MACTX_O))
878                         /* Not yet transmitted */
879                         break;
880
881                 buf_count = 2 + nr_frags;
882                 /* Since we always fill with an even number of entries, make
883                  * sure we skip any unused one at the end as well.
884                  */
885                 if (buf_count & 1)
886                         buf_count++;
887
888                 for (j = 0; j <= nr_frags; j++)
889                         dmas[descr_count][j] = TX_DESC_INFO(txring, i+1+j).dma;
890
891                 skbs[descr_count] = skb;
892                 nf[descr_count] = nr_frags;
893
894                 TX_DESC(txring, i) = 0;
895                 TX_DESC(txring, i+1) = 0;
896
897                 descr_count++;
898         }
899         txring->next_to_clean = i & (TX_RING_SIZE-1);
900
901         spin_unlock_irqrestore(&txring->lock, flags);
902         netif_wake_queue(mac->netdev);
903
904         for (i = 0; i < descr_count; i++)
905                 pasemi_mac_unmap_tx_skb(mac, nf[i], skbs[i], dmas[i]);
906
907         total_count += descr_count;
908
909         /* If the batch was full, try to clean more */
910         if (descr_count == batch_limit)
911                 goto restart;
912
913         return total_count;
914 }
915
916
917 static irqreturn_t pasemi_mac_rx_intr(int irq, void *data)
918 {
919         const struct pasemi_mac_rxring *rxring = data;
920         struct pasemi_mac *mac = rxring->mac;
921         const struct pasemi_dmachan *chan = &rxring->chan;
922         unsigned int reg;
923
924         if (!(*chan->status & PAS_STATUS_CAUSE_M))
925                 return IRQ_NONE;
926
927         /* Don't reset packet count so it won't fire again but clear
928          * all others.
929          */
930
931         reg = 0;
932         if (*chan->status & PAS_STATUS_SOFT)
933                 reg |= PAS_IOB_DMA_RXCH_RESET_SINTC;
934         if (*chan->status & PAS_STATUS_ERROR)
935                 reg |= PAS_IOB_DMA_RXCH_RESET_DINTC;
936
937         napi_schedule(&mac->napi);
938
939         write_iob_reg(PAS_IOB_DMA_RXCH_RESET(chan->chno), reg);
940
941         return IRQ_HANDLED;
942 }
943
944 #define TX_CLEAN_INTERVAL HZ
945
946 static void pasemi_mac_tx_timer(struct timer_list *t)
947 {
948         struct pasemi_mac_txring *txring = from_timer(txring, t, clean_timer);
949         struct pasemi_mac *mac = txring->mac;
950
951         pasemi_mac_clean_tx(txring);
952
953         mod_timer(&txring->clean_timer, jiffies + TX_CLEAN_INTERVAL);
954
955         pasemi_mac_restart_tx_intr(mac);
956 }
957
958 static irqreturn_t pasemi_mac_tx_intr(int irq, void *data)
959 {
960         struct pasemi_mac_txring *txring = data;
961         const struct pasemi_dmachan *chan = &txring->chan;
962         struct pasemi_mac *mac = txring->mac;
963         unsigned int reg;
964
965         if (!(*chan->status & PAS_STATUS_CAUSE_M))
966                 return IRQ_NONE;
967
968         reg = 0;
969
970         if (*chan->status & PAS_STATUS_SOFT)
971                 reg |= PAS_IOB_DMA_TXCH_RESET_SINTC;
972         if (*chan->status & PAS_STATUS_ERROR)
973                 reg |= PAS_IOB_DMA_TXCH_RESET_DINTC;
974
975         mod_timer(&txring->clean_timer, jiffies + (TX_CLEAN_INTERVAL)*2);
976
977         napi_schedule(&mac->napi);
978
979         if (reg)
980                 write_iob_reg(PAS_IOB_DMA_TXCH_RESET(chan->chno), reg);
981
982         return IRQ_HANDLED;
983 }
984
985 static void pasemi_adjust_link(struct net_device *dev)
986 {
987         struct pasemi_mac *mac = netdev_priv(dev);
988         int msg;
989         unsigned int flags;
990         unsigned int new_flags;
991
992         if (!dev->phydev->link) {
993                 /* If no link, MAC speed settings don't matter. Just report
994                  * link down and return.
995                  */
996                 if (mac->link && netif_msg_link(mac))
997                         printk(KERN_INFO "%s: Link is down.\n", dev->name);
998
999                 netif_carrier_off(dev);
1000                 pasemi_mac_intf_disable(mac);
1001                 mac->link = 0;
1002
1003                 return;
1004         } else {
1005                 pasemi_mac_intf_enable(mac);
1006                 netif_carrier_on(dev);
1007         }
1008
1009         flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
1010         new_flags = flags & ~(PAS_MAC_CFG_PCFG_HD | PAS_MAC_CFG_PCFG_SPD_M |
1011                               PAS_MAC_CFG_PCFG_TSR_M);
1012
1013         if (!dev->phydev->duplex)
1014                 new_flags |= PAS_MAC_CFG_PCFG_HD;
1015
1016         switch (dev->phydev->speed) {
1017         case 1000:
1018                 new_flags |= PAS_MAC_CFG_PCFG_SPD_1G |
1019                              PAS_MAC_CFG_PCFG_TSR_1G;
1020                 break;
1021         case 100:
1022                 new_flags |= PAS_MAC_CFG_PCFG_SPD_100M |
1023                              PAS_MAC_CFG_PCFG_TSR_100M;
1024                 break;
1025         case 10:
1026                 new_flags |= PAS_MAC_CFG_PCFG_SPD_10M |
1027                              PAS_MAC_CFG_PCFG_TSR_10M;
1028                 break;
1029         default:
1030                 printk("Unsupported speed %d\n", dev->phydev->speed);
1031         }
1032
1033         /* Print on link or speed/duplex change */
1034         msg = mac->link != dev->phydev->link || flags != new_flags;
1035
1036         mac->duplex = dev->phydev->duplex;
1037         mac->speed = dev->phydev->speed;
1038         mac->link = dev->phydev->link;
1039
1040         if (new_flags != flags)
1041                 write_mac_reg(mac, PAS_MAC_CFG_PCFG, new_flags);
1042
1043         if (msg && netif_msg_link(mac))
1044                 printk(KERN_INFO "%s: Link is up at %d Mbps, %s duplex.\n",
1045                        dev->name, mac->speed, mac->duplex ? "full" : "half");
1046 }
1047
1048 static int pasemi_mac_phy_init(struct net_device *dev)
1049 {
1050         struct pasemi_mac *mac = netdev_priv(dev);
1051         struct device_node *dn, *phy_dn;
1052         struct phy_device *phydev;
1053
1054         dn = pci_device_to_OF_node(mac->pdev);
1055         phy_dn = of_parse_phandle(dn, "phy-handle", 0);
1056
1057         mac->link = 0;
1058         mac->speed = 0;
1059         mac->duplex = -1;
1060
1061         phydev = of_phy_connect(dev, phy_dn, &pasemi_adjust_link, 0,
1062                                 PHY_INTERFACE_MODE_SGMII);
1063
1064         of_node_put(phy_dn);
1065         if (!phydev) {
1066                 printk(KERN_ERR "%s: Could not attach to phy\n", dev->name);
1067                 return -ENODEV;
1068         }
1069
1070         return 0;
1071 }
1072
1073
1074 static int pasemi_mac_open(struct net_device *dev)
1075 {
1076         struct pasemi_mac *mac = netdev_priv(dev);
1077         unsigned int flags;
1078         int i, ret;
1079
1080         flags = PAS_MAC_CFG_TXP_FCE | PAS_MAC_CFG_TXP_FPC(3) |
1081                 PAS_MAC_CFG_TXP_SL(3) | PAS_MAC_CFG_TXP_COB(0xf) |
1082                 PAS_MAC_CFG_TXP_TIFT(8) | PAS_MAC_CFG_TXP_TIFG(12);
1083
1084         write_mac_reg(mac, PAS_MAC_CFG_TXP, flags);
1085
1086         ret = pasemi_mac_setup_rx_resources(dev);
1087         if (ret)
1088                 goto out_rx_resources;
1089
1090         mac->tx = pasemi_mac_setup_tx_resources(dev);
1091
1092         if (!mac->tx) {
1093                 ret = -ENOMEM;
1094                 goto out_tx_ring;
1095         }
1096
1097         /* We might already have allocated rings in case mtu was changed
1098          * before interface was brought up.
1099          */
1100         if (dev->mtu > 1500 && !mac->num_cs) {
1101                 pasemi_mac_setup_csrings(mac);
1102                 if (!mac->num_cs) {
1103                         ret = -ENOMEM;
1104                         goto out_tx_ring;
1105                 }
1106         }
1107
1108         /* Zero out rmon counters */
1109         for (i = 0; i < 32; i++)
1110                 write_mac_reg(mac, PAS_MAC_RMON(i), 0);
1111
1112         /* 0x3ff with 33MHz clock is about 31us */
1113         write_iob_reg(PAS_IOB_DMA_COM_TIMEOUTCFG,
1114                       PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT(0x3ff));
1115
1116         write_iob_reg(PAS_IOB_DMA_RXCH_CFG(mac->rx->chan.chno),
1117                       PAS_IOB_DMA_RXCH_CFG_CNTTH(256));
1118
1119         write_iob_reg(PAS_IOB_DMA_TXCH_CFG(mac->tx->chan.chno),
1120                       PAS_IOB_DMA_TXCH_CFG_CNTTH(32));
1121
1122         write_mac_reg(mac, PAS_MAC_IPC_CHNL,
1123                       PAS_MAC_IPC_CHNL_DCHNO(mac->rx->chan.chno) |
1124                       PAS_MAC_IPC_CHNL_BCH(mac->rx->chan.chno));
1125
1126         /* enable rx if */
1127         write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
1128                       PAS_DMA_RXINT_RCMDSTA_EN |
1129                       PAS_DMA_RXINT_RCMDSTA_DROPS_M |
1130                       PAS_DMA_RXINT_RCMDSTA_BP |
1131                       PAS_DMA_RXINT_RCMDSTA_OO |
1132                       PAS_DMA_RXINT_RCMDSTA_BT);
1133
1134         /* enable rx channel */
1135         pasemi_dma_start_chan(&rx_ring(mac)->chan, PAS_DMA_RXCHAN_CCMDSTA_DU |
1136                                                    PAS_DMA_RXCHAN_CCMDSTA_OD |
1137                                                    PAS_DMA_RXCHAN_CCMDSTA_FD |
1138                                                    PAS_DMA_RXCHAN_CCMDSTA_DT);
1139
1140         /* enable tx channel */
1141         pasemi_dma_start_chan(&tx_ring(mac)->chan, PAS_DMA_TXCHAN_TCMDSTA_SZ |
1142                                                    PAS_DMA_TXCHAN_TCMDSTA_DB |
1143                                                    PAS_DMA_TXCHAN_TCMDSTA_DE |
1144                                                    PAS_DMA_TXCHAN_TCMDSTA_DA);
1145
1146         pasemi_mac_replenish_rx_ring(dev, RX_RING_SIZE);
1147
1148         write_dma_reg(PAS_DMA_RXCHAN_INCR(rx_ring(mac)->chan.chno),
1149                       RX_RING_SIZE>>1);
1150
1151         /* Clear out any residual packet count state from firmware */
1152         pasemi_mac_restart_rx_intr(mac);
1153         pasemi_mac_restart_tx_intr(mac);
1154
1155         flags = PAS_MAC_CFG_PCFG_S1 | PAS_MAC_CFG_PCFG_PR | PAS_MAC_CFG_PCFG_CE;
1156
1157         if (mac->type == MAC_TYPE_GMAC)
1158                 flags |= PAS_MAC_CFG_PCFG_TSR_1G | PAS_MAC_CFG_PCFG_SPD_1G;
1159         else
1160                 flags |= PAS_MAC_CFG_PCFG_TSR_10G | PAS_MAC_CFG_PCFG_SPD_10G;
1161
1162         /* Enable interface in MAC */
1163         write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
1164
1165         ret = pasemi_mac_phy_init(dev);
1166         if (ret) {
1167                 /* Since we won't get link notification, just enable RX */
1168                 pasemi_mac_intf_enable(mac);
1169                 if (mac->type == MAC_TYPE_GMAC) {
1170                         /* Warn for missing PHY on SGMII (1Gig) ports */
1171                         dev_warn(&mac->pdev->dev,
1172                                  "PHY init failed: %d.\n", ret);
1173                         dev_warn(&mac->pdev->dev,
1174                                  "Defaulting to 1Gbit full duplex\n");
1175                 }
1176         }
1177
1178         netif_start_queue(dev);
1179         napi_enable(&mac->napi);
1180
1181         snprintf(mac->tx_irq_name, sizeof(mac->tx_irq_name), "%s tx",
1182                  dev->name);
1183
1184         ret = request_irq(mac->tx->chan.irq, pasemi_mac_tx_intr, 0,
1185                           mac->tx_irq_name, mac->tx);
1186         if (ret) {
1187                 dev_err(&mac->pdev->dev, "request_irq of irq %d failed: %d\n",
1188                         mac->tx->chan.irq, ret);
1189                 goto out_tx_int;
1190         }
1191
1192         snprintf(mac->rx_irq_name, sizeof(mac->rx_irq_name), "%s rx",
1193                  dev->name);
1194
1195         ret = request_irq(mac->rx->chan.irq, pasemi_mac_rx_intr, 0,
1196                           mac->rx_irq_name, mac->rx);
1197         if (ret) {
1198                 dev_err(&mac->pdev->dev, "request_irq of irq %d failed: %d\n",
1199                         mac->rx->chan.irq, ret);
1200                 goto out_rx_int;
1201         }
1202
1203         if (dev->phydev)
1204                 phy_start(dev->phydev);
1205
1206         timer_setup(&mac->tx->clean_timer, pasemi_mac_tx_timer, 0);
1207         mod_timer(&mac->tx->clean_timer, jiffies + HZ);
1208
1209         return 0;
1210
1211 out_rx_int:
1212         free_irq(mac->tx->chan.irq, mac->tx);
1213 out_tx_int:
1214         napi_disable(&mac->napi);
1215         netif_stop_queue(dev);
1216 out_tx_ring:
1217         if (mac->tx)
1218                 pasemi_mac_free_tx_resources(mac);
1219         pasemi_mac_free_rx_resources(mac);
1220 out_rx_resources:
1221
1222         return ret;
1223 }
1224
1225 #define MAX_RETRIES 5000
1226
1227 static void pasemi_mac_pause_txchan(struct pasemi_mac *mac)
1228 {
1229         unsigned int sta, retries;
1230         int txch = tx_ring(mac)->chan.chno;
1231
1232         write_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch),
1233                       PAS_DMA_TXCHAN_TCMDSTA_ST);
1234
1235         for (retries = 0; retries < MAX_RETRIES; retries++) {
1236                 sta = read_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch));
1237                 if (!(sta & PAS_DMA_TXCHAN_TCMDSTA_ACT))
1238                         break;
1239                 cond_resched();
1240         }
1241
1242         if (sta & PAS_DMA_TXCHAN_TCMDSTA_ACT)
1243                 dev_err(&mac->dma_pdev->dev,
1244                         "Failed to stop tx channel, tcmdsta %08x\n", sta);
1245
1246         write_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch), 0);
1247 }
1248
1249 static void pasemi_mac_pause_rxchan(struct pasemi_mac *mac)
1250 {
1251         unsigned int sta, retries;
1252         int rxch = rx_ring(mac)->chan.chno;
1253
1254         write_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch),
1255                       PAS_DMA_RXCHAN_CCMDSTA_ST);
1256         for (retries = 0; retries < MAX_RETRIES; retries++) {
1257                 sta = read_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch));
1258                 if (!(sta & PAS_DMA_RXCHAN_CCMDSTA_ACT))
1259                         break;
1260                 cond_resched();
1261         }
1262
1263         if (sta & PAS_DMA_RXCHAN_CCMDSTA_ACT)
1264                 dev_err(&mac->dma_pdev->dev,
1265                         "Failed to stop rx channel, ccmdsta 08%x\n", sta);
1266         write_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch), 0);
1267 }
1268
1269 static void pasemi_mac_pause_rxint(struct pasemi_mac *mac)
1270 {
1271         unsigned int sta, retries;
1272
1273         write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
1274                       PAS_DMA_RXINT_RCMDSTA_ST);
1275         for (retries = 0; retries < MAX_RETRIES; retries++) {
1276                 sta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
1277                 if (!(sta & PAS_DMA_RXINT_RCMDSTA_ACT))
1278                         break;
1279                 cond_resched();
1280         }
1281
1282         if (sta & PAS_DMA_RXINT_RCMDSTA_ACT)
1283                 dev_err(&mac->dma_pdev->dev,
1284                         "Failed to stop rx interface, rcmdsta %08x\n", sta);
1285         write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if), 0);
1286 }
1287
1288 static int pasemi_mac_close(struct net_device *dev)
1289 {
1290         struct pasemi_mac *mac = netdev_priv(dev);
1291         unsigned int sta;
1292         int rxch, txch, i;
1293
1294         rxch = rx_ring(mac)->chan.chno;
1295         txch = tx_ring(mac)->chan.chno;
1296
1297         if (dev->phydev) {
1298                 phy_stop(dev->phydev);
1299                 phy_disconnect(dev->phydev);
1300         }
1301
1302         del_timer_sync(&mac->tx->clean_timer);
1303
1304         netif_stop_queue(dev);
1305         napi_disable(&mac->napi);
1306
1307         sta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
1308         if (sta & (PAS_DMA_RXINT_RCMDSTA_BP |
1309                       PAS_DMA_RXINT_RCMDSTA_OO |
1310                       PAS_DMA_RXINT_RCMDSTA_BT))
1311                 printk(KERN_DEBUG "pasemi_mac: rcmdsta error: 0x%08x\n", sta);
1312
1313         sta = read_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch));
1314         if (sta & (PAS_DMA_RXCHAN_CCMDSTA_DU |
1315                      PAS_DMA_RXCHAN_CCMDSTA_OD |
1316                      PAS_DMA_RXCHAN_CCMDSTA_FD |
1317                      PAS_DMA_RXCHAN_CCMDSTA_DT))
1318                 printk(KERN_DEBUG "pasemi_mac: ccmdsta error: 0x%08x\n", sta);
1319
1320         sta = read_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch));
1321         if (sta & (PAS_DMA_TXCHAN_TCMDSTA_SZ | PAS_DMA_TXCHAN_TCMDSTA_DB |
1322                       PAS_DMA_TXCHAN_TCMDSTA_DE | PAS_DMA_TXCHAN_TCMDSTA_DA))
1323                 printk(KERN_DEBUG "pasemi_mac: tcmdsta error: 0x%08x\n", sta);
1324
1325         /* Clean out any pending buffers */
1326         pasemi_mac_clean_tx(tx_ring(mac));
1327         pasemi_mac_clean_rx(rx_ring(mac), RX_RING_SIZE);
1328
1329         pasemi_mac_pause_txchan(mac);
1330         pasemi_mac_pause_rxint(mac);
1331         pasemi_mac_pause_rxchan(mac);
1332         pasemi_mac_intf_disable(mac);
1333
1334         free_irq(mac->tx->chan.irq, mac->tx);
1335         free_irq(mac->rx->chan.irq, mac->rx);
1336
1337         for (i = 0; i < mac->num_cs; i++) {
1338                 pasemi_mac_free_csring(mac->cs[i]);
1339                 mac->cs[i] = NULL;
1340         }
1341
1342         mac->num_cs = 0;
1343
1344         /* Free resources */
1345         pasemi_mac_free_rx_resources(mac);
1346         pasemi_mac_free_tx_resources(mac);
1347
1348         return 0;
1349 }
1350
1351 static void pasemi_mac_queue_csdesc(const struct sk_buff *skb,
1352                                     const dma_addr_t *map,
1353                                     const unsigned int *map_size,
1354                                     struct pasemi_mac_txring *txring,
1355                                     struct pasemi_mac_csring *csring)
1356 {
1357         u64 fund;
1358         dma_addr_t cs_dest;
1359         const int nh_off = skb_network_offset(skb);
1360         const int nh_len = skb_network_header_len(skb);
1361         const int nfrags = skb_shinfo(skb)->nr_frags;
1362         int cs_size, i, fill, hdr, cpyhdr, evt;
1363         dma_addr_t csdma;
1364
1365         fund = XCT_FUN_ST | XCT_FUN_RR_8BRES |
1366                XCT_FUN_O | XCT_FUN_FUN(csring->fun) |
1367                XCT_FUN_CRM_SIG | XCT_FUN_LLEN(skb->len - nh_off) |
1368                XCT_FUN_SHL(nh_len >> 2) | XCT_FUN_SE;
1369
1370         switch (ip_hdr(skb)->protocol) {
1371         case IPPROTO_TCP:
1372                 fund |= XCT_FUN_SIG_TCP4;
1373                 /* TCP checksum is 16 bytes into the header */
1374                 cs_dest = map[0] + skb_transport_offset(skb) + 16;
1375                 break;
1376         case IPPROTO_UDP:
1377                 fund |= XCT_FUN_SIG_UDP4;
1378                 /* UDP checksum is 6 bytes into the header */
1379                 cs_dest = map[0] + skb_transport_offset(skb) + 6;
1380                 break;
1381         default:
1382                 BUG();
1383         }
1384
1385         /* Do the checksum offloaded */
1386         fill = csring->next_to_fill;
1387         hdr = fill;
1388
1389         CS_DESC(csring, fill++) = fund;
1390         /* Room for 8BRES. Checksum result is really 2 bytes into it */
1391         csdma = csring->chan.ring_dma + (fill & (CS_RING_SIZE-1)) * 8 + 2;
1392         CS_DESC(csring, fill++) = 0;
1393
1394         CS_DESC(csring, fill) = XCT_PTR_LEN(map_size[0]-nh_off) | XCT_PTR_ADDR(map[0]+nh_off);
1395         for (i = 1; i <= nfrags; i++)
1396                 CS_DESC(csring, fill+i) = XCT_PTR_LEN(map_size[i]) | XCT_PTR_ADDR(map[i]);
1397
1398         fill += i;
1399         if (fill & 1)
1400                 fill++;
1401
1402         /* Copy the result into the TCP packet */
1403         cpyhdr = fill;
1404         CS_DESC(csring, fill++) = XCT_FUN_O | XCT_FUN_FUN(csring->fun) |
1405                                   XCT_FUN_LLEN(2) | XCT_FUN_SE;
1406         CS_DESC(csring, fill++) = XCT_PTR_LEN(2) | XCT_PTR_ADDR(cs_dest) | XCT_PTR_T;
1407         CS_DESC(csring, fill++) = XCT_PTR_LEN(2) | XCT_PTR_ADDR(csdma);
1408         fill++;
1409
1410         evt = !csring->last_event;
1411         csring->last_event = evt;
1412
1413         /* Event handshaking with MAC TX */
1414         CS_DESC(csring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
1415                                   CTRL_CMD_ETYPE_SET | CTRL_CMD_REG(csring->events[evt]);
1416         CS_DESC(csring, fill++) = 0;
1417         CS_DESC(csring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
1418                                   CTRL_CMD_ETYPE_WCLR | CTRL_CMD_REG(csring->events[!evt]);
1419         CS_DESC(csring, fill++) = 0;
1420         csring->next_to_fill = fill & (CS_RING_SIZE-1);
1421
1422         cs_size = fill - hdr;
1423         write_dma_reg(PAS_DMA_TXCHAN_INCR(csring->chan.chno), (cs_size) >> 1);
1424
1425         /* TX-side event handshaking */
1426         fill = txring->next_to_fill;
1427         TX_DESC(txring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
1428                                   CTRL_CMD_ETYPE_WSET | CTRL_CMD_REG(csring->events[evt]);
1429         TX_DESC(txring, fill++) = 0;
1430         TX_DESC(txring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
1431                                   CTRL_CMD_ETYPE_CLR | CTRL_CMD_REG(csring->events[!evt]);
1432         TX_DESC(txring, fill++) = 0;
1433         txring->next_to_fill = fill;
1434
1435         write_dma_reg(PAS_DMA_TXCHAN_INCR(txring->chan.chno), 2);
1436 }
1437
1438 static netdev_tx_t pasemi_mac_start_tx(struct sk_buff *skb, struct net_device *dev)
1439 {
1440         struct pasemi_mac * const mac = netdev_priv(dev);
1441         struct pasemi_mac_txring * const txring = tx_ring(mac);
1442         struct pasemi_mac_csring *csring;
1443         u64 dflags = 0;
1444         u64 mactx;
1445         dma_addr_t map[MAX_SKB_FRAGS+1];
1446         unsigned int map_size[MAX_SKB_FRAGS+1];
1447         unsigned long flags;
1448         int i, nfrags;
1449         int fill;
1450         const int nh_off = skb_network_offset(skb);
1451         const int nh_len = skb_network_header_len(skb);
1452
1453         prefetch(&txring->ring_info);
1454
1455         dflags = XCT_MACTX_O | XCT_MACTX_ST | XCT_MACTX_CRC_PAD;
1456
1457         nfrags = skb_shinfo(skb)->nr_frags;
1458
1459         map[0] = pci_map_single(mac->dma_pdev, skb->data, skb_headlen(skb),
1460                                 PCI_DMA_TODEVICE);
1461         map_size[0] = skb_headlen(skb);
1462         if (pci_dma_mapping_error(mac->dma_pdev, map[0]))
1463                 goto out_err_nolock;
1464
1465         for (i = 0; i < nfrags; i++) {
1466                 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1467
1468                 map[i + 1] = skb_frag_dma_map(&mac->dma_pdev->dev, frag, 0,
1469                                               skb_frag_size(frag), DMA_TO_DEVICE);
1470                 map_size[i+1] = skb_frag_size(frag);
1471                 if (dma_mapping_error(&mac->dma_pdev->dev, map[i + 1])) {
1472                         nfrags = i;
1473                         goto out_err_nolock;
1474                 }
1475         }
1476
1477         if (skb->ip_summed == CHECKSUM_PARTIAL && skb->len <= 1540) {
1478                 switch (ip_hdr(skb)->protocol) {
1479                 case IPPROTO_TCP:
1480                         dflags |= XCT_MACTX_CSUM_TCP;
1481                         dflags |= XCT_MACTX_IPH(nh_len >> 2);
1482                         dflags |= XCT_MACTX_IPO(nh_off);
1483                         break;
1484                 case IPPROTO_UDP:
1485                         dflags |= XCT_MACTX_CSUM_UDP;
1486                         dflags |= XCT_MACTX_IPH(nh_len >> 2);
1487                         dflags |= XCT_MACTX_IPO(nh_off);
1488                         break;
1489                 default:
1490                         WARN_ON(1);
1491                 }
1492         }
1493
1494         mactx = dflags | XCT_MACTX_LLEN(skb->len);
1495
1496         spin_lock_irqsave(&txring->lock, flags);
1497
1498         /* Avoid stepping on the same cache line that the DMA controller
1499          * is currently about to send, so leave at least 8 words available.
1500          * Total free space needed is mactx + fragments + 8
1501          */
1502         if (RING_AVAIL(txring) < nfrags + 14) {
1503                 /* no room -- stop the queue and wait for tx intr */
1504                 netif_stop_queue(dev);
1505                 goto out_err;
1506         }
1507
1508         /* Queue up checksum + event descriptors, if needed */
1509         if (mac->num_cs && skb->ip_summed == CHECKSUM_PARTIAL && skb->len > 1540) {
1510                 csring = mac->cs[mac->last_cs];
1511                 mac->last_cs = (mac->last_cs + 1) % mac->num_cs;
1512
1513                 pasemi_mac_queue_csdesc(skb, map, map_size, txring, csring);
1514         }
1515
1516         fill = txring->next_to_fill;
1517         TX_DESC(txring, fill) = mactx;
1518         TX_DESC_INFO(txring, fill).dma = nfrags;
1519         fill++;
1520         TX_DESC_INFO(txring, fill).skb = skb;
1521         for (i = 0; i <= nfrags; i++) {
1522                 TX_DESC(txring, fill+i) =
1523                         XCT_PTR_LEN(map_size[i]) | XCT_PTR_ADDR(map[i]);
1524                 TX_DESC_INFO(txring, fill+i).dma = map[i];
1525         }
1526
1527         /* We have to add an even number of 8-byte entries to the ring
1528          * even if the last one is unused. That means always an odd number
1529          * of pointers + one mactx descriptor.
1530          */
1531         if (nfrags & 1)
1532                 nfrags++;
1533
1534         txring->next_to_fill = (fill + nfrags + 1) & (TX_RING_SIZE-1);
1535
1536         dev->stats.tx_packets++;
1537         dev->stats.tx_bytes += skb->len;
1538
1539         spin_unlock_irqrestore(&txring->lock, flags);
1540
1541         write_dma_reg(PAS_DMA_TXCHAN_INCR(txring->chan.chno), (nfrags+2) >> 1);
1542
1543         return NETDEV_TX_OK;
1544
1545 out_err:
1546         spin_unlock_irqrestore(&txring->lock, flags);
1547 out_err_nolock:
1548         while (nfrags--)
1549                 pci_unmap_single(mac->dma_pdev, map[nfrags], map_size[nfrags],
1550                                  PCI_DMA_TODEVICE);
1551
1552         return NETDEV_TX_BUSY;
1553 }
1554
1555 static void pasemi_mac_set_rx_mode(struct net_device *dev)
1556 {
1557         const struct pasemi_mac *mac = netdev_priv(dev);
1558         unsigned int flags;
1559
1560         flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
1561
1562         /* Set promiscuous */
1563         if (dev->flags & IFF_PROMISC)
1564                 flags |= PAS_MAC_CFG_PCFG_PR;
1565         else
1566                 flags &= ~PAS_MAC_CFG_PCFG_PR;
1567
1568         write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
1569 }
1570
1571
1572 static int pasemi_mac_poll(struct napi_struct *napi, int budget)
1573 {
1574         struct pasemi_mac *mac = container_of(napi, struct pasemi_mac, napi);
1575         int pkts;
1576
1577         pasemi_mac_clean_tx(tx_ring(mac));
1578         pkts = pasemi_mac_clean_rx(rx_ring(mac), budget);
1579         if (pkts < budget) {
1580                 /* all done, no more packets present */
1581                 napi_complete_done(napi, pkts);
1582
1583                 pasemi_mac_restart_rx_intr(mac);
1584                 pasemi_mac_restart_tx_intr(mac);
1585         }
1586         return pkts;
1587 }
1588
1589 #ifdef CONFIG_NET_POLL_CONTROLLER
1590 /*
1591  * Polling 'interrupt' - used by things like netconsole to send skbs
1592  * without having to re-enable interrupts. It's not called while
1593  * the interrupt routine is executing.
1594  */
1595 static void pasemi_mac_netpoll(struct net_device *dev)
1596 {
1597         const struct pasemi_mac *mac = netdev_priv(dev);
1598
1599         disable_irq(mac->tx->chan.irq);
1600         pasemi_mac_tx_intr(mac->tx->chan.irq, mac->tx);
1601         enable_irq(mac->tx->chan.irq);
1602
1603         disable_irq(mac->rx->chan.irq);
1604         pasemi_mac_rx_intr(mac->rx->chan.irq, mac->rx);
1605         enable_irq(mac->rx->chan.irq);
1606 }
1607 #endif
1608
1609 static int pasemi_mac_change_mtu(struct net_device *dev, int new_mtu)
1610 {
1611         struct pasemi_mac *mac = netdev_priv(dev);
1612         unsigned int reg;
1613         unsigned int rcmdsta = 0;
1614         int running;
1615         int ret = 0;
1616
1617         running = netif_running(dev);
1618
1619         if (running) {
1620                 /* Need to stop the interface, clean out all already
1621                  * received buffers, free all unused buffers on the RX
1622                  * interface ring, then finally re-fill the rx ring with
1623                  * the new-size buffers and restart.
1624                  */
1625
1626                 napi_disable(&mac->napi);
1627                 netif_tx_disable(dev);
1628                 pasemi_mac_intf_disable(mac);
1629
1630                 rcmdsta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
1631                 pasemi_mac_pause_rxint(mac);
1632                 pasemi_mac_clean_rx(rx_ring(mac), RX_RING_SIZE);
1633                 pasemi_mac_free_rx_buffers(mac);
1634
1635         }
1636
1637         /* Setup checksum channels if large MTU and none already allocated */
1638         if (new_mtu > PE_DEF_MTU && !mac->num_cs) {
1639                 pasemi_mac_setup_csrings(mac);
1640                 if (!mac->num_cs) {
1641                         ret = -ENOMEM;
1642                         goto out;
1643                 }
1644         }
1645
1646         /* Change maxf, i.e. what size frames are accepted.
1647          * Need room for ethernet header and CRC word
1648          */
1649         reg = read_mac_reg(mac, PAS_MAC_CFG_MACCFG);
1650         reg &= ~PAS_MAC_CFG_MACCFG_MAXF_M;
1651         reg |= PAS_MAC_CFG_MACCFG_MAXF(new_mtu + ETH_HLEN + 4);
1652         write_mac_reg(mac, PAS_MAC_CFG_MACCFG, reg);
1653
1654         dev->mtu = new_mtu;
1655         /* MTU + ETH_HLEN + VLAN_HLEN + 2 64B cachelines */
1656         mac->bufsz = new_mtu + ETH_HLEN + ETH_FCS_LEN + LOCAL_SKB_ALIGN + 128;
1657
1658 out:
1659         if (running) {
1660                 write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
1661                               rcmdsta | PAS_DMA_RXINT_RCMDSTA_EN);
1662
1663                 rx_ring(mac)->next_to_fill = 0;
1664                 pasemi_mac_replenish_rx_ring(dev, RX_RING_SIZE-1);
1665
1666                 napi_enable(&mac->napi);
1667                 netif_start_queue(dev);
1668                 pasemi_mac_intf_enable(mac);
1669         }
1670
1671         return ret;
1672 }
1673
1674 static const struct net_device_ops pasemi_netdev_ops = {
1675         .ndo_open               = pasemi_mac_open,
1676         .ndo_stop               = pasemi_mac_close,
1677         .ndo_start_xmit         = pasemi_mac_start_tx,
1678         .ndo_set_rx_mode        = pasemi_mac_set_rx_mode,
1679         .ndo_set_mac_address    = pasemi_mac_set_mac_addr,
1680         .ndo_change_mtu         = pasemi_mac_change_mtu,
1681         .ndo_validate_addr      = eth_validate_addr,
1682 #ifdef CONFIG_NET_POLL_CONTROLLER
1683         .ndo_poll_controller    = pasemi_mac_netpoll,
1684 #endif
1685 };
1686
1687 static int
1688 pasemi_mac_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1689 {
1690         struct net_device *dev;
1691         struct pasemi_mac *mac;
1692         int err, ret;
1693
1694         err = pci_enable_device(pdev);
1695         if (err)
1696                 return err;
1697
1698         dev = alloc_etherdev(sizeof(struct pasemi_mac));
1699         if (dev == NULL) {
1700                 err = -ENOMEM;
1701                 goto out_disable_device;
1702         }
1703
1704         pci_set_drvdata(pdev, dev);
1705         SET_NETDEV_DEV(dev, &pdev->dev);
1706
1707         mac = netdev_priv(dev);
1708
1709         mac->pdev = pdev;
1710         mac->netdev = dev;
1711
1712         netif_napi_add(dev, &mac->napi, pasemi_mac_poll, 64);
1713
1714         dev->features = NETIF_F_IP_CSUM | NETIF_F_LLTX | NETIF_F_SG |
1715                         NETIF_F_HIGHDMA | NETIF_F_GSO;
1716
1717         mac->dma_pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa007, NULL);
1718         if (!mac->dma_pdev) {
1719                 dev_err(&mac->pdev->dev, "Can't find DMA Controller\n");
1720                 err = -ENODEV;
1721                 goto out;
1722         }
1723
1724         mac->iob_pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa001, NULL);
1725         if (!mac->iob_pdev) {
1726                 dev_err(&mac->pdev->dev, "Can't find I/O Bridge\n");
1727                 err = -ENODEV;
1728                 goto out;
1729         }
1730
1731         /* get mac addr from device tree */
1732         if (pasemi_get_mac_addr(mac) || !is_valid_ether_addr(mac->mac_addr)) {
1733                 err = -ENODEV;
1734                 goto out;
1735         }
1736         memcpy(dev->dev_addr, mac->mac_addr, sizeof(mac->mac_addr));
1737
1738         ret = mac_to_intf(mac);
1739         if (ret < 0) {
1740                 dev_err(&mac->pdev->dev, "Can't map DMA interface\n");
1741                 err = -ENODEV;
1742                 goto out;
1743         }
1744         mac->dma_if = ret;
1745
1746         switch (pdev->device) {
1747         case 0xa005:
1748                 mac->type = MAC_TYPE_GMAC;
1749                 break;
1750         case 0xa006:
1751                 mac->type = MAC_TYPE_XAUI;
1752                 break;
1753         default:
1754                 err = -ENODEV;
1755                 goto out;
1756         }
1757
1758         dev->netdev_ops = &pasemi_netdev_ops;
1759         dev->mtu = PE_DEF_MTU;
1760
1761         /* MTU range: 64 - 9000 */
1762         dev->min_mtu = PE_MIN_MTU;
1763         dev->max_mtu = PE_MAX_MTU;
1764
1765         /* 1500 MTU + ETH_HLEN + VLAN_HLEN + 2 64B cachelines */
1766         mac->bufsz = dev->mtu + ETH_HLEN + ETH_FCS_LEN + LOCAL_SKB_ALIGN + 128;
1767
1768         dev->ethtool_ops = &pasemi_mac_ethtool_ops;
1769
1770         if (err)
1771                 goto out;
1772
1773         mac->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
1774
1775         /* Enable most messages by default */
1776         mac->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
1777
1778         err = register_netdev(dev);
1779
1780         if (err) {
1781                 dev_err(&mac->pdev->dev, "register_netdev failed with error %d\n",
1782                         err);
1783                 goto out;
1784         } else if (netif_msg_probe(mac)) {
1785                 printk(KERN_INFO "%s: PA Semi %s: intf %d, hw addr %pM\n",
1786                        dev->name, mac->type == MAC_TYPE_GMAC ? "GMAC" : "XAUI",
1787                        mac->dma_if, dev->dev_addr);
1788         }
1789
1790         return err;
1791
1792 out:
1793         pci_dev_put(mac->iob_pdev);
1794         pci_dev_put(mac->dma_pdev);
1795
1796         free_netdev(dev);
1797 out_disable_device:
1798         pci_disable_device(pdev);
1799         return err;
1800
1801 }
1802
1803 static void pasemi_mac_remove(struct pci_dev *pdev)
1804 {
1805         struct net_device *netdev = pci_get_drvdata(pdev);
1806         struct pasemi_mac *mac;
1807
1808         if (!netdev)
1809                 return;
1810
1811         mac = netdev_priv(netdev);
1812
1813         unregister_netdev(netdev);
1814
1815         pci_disable_device(pdev);
1816         pci_dev_put(mac->dma_pdev);
1817         pci_dev_put(mac->iob_pdev);
1818
1819         pasemi_dma_free_chan(&mac->tx->chan);
1820         pasemi_dma_free_chan(&mac->rx->chan);
1821
1822         free_netdev(netdev);
1823 }
1824
1825 static const struct pci_device_id pasemi_mac_pci_tbl[] = {
1826         { PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa005) },
1827         { PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa006) },
1828         { },
1829 };
1830
1831 MODULE_DEVICE_TABLE(pci, pasemi_mac_pci_tbl);
1832
1833 static struct pci_driver pasemi_mac_driver = {
1834         .name           = "pasemi_mac",
1835         .id_table       = pasemi_mac_pci_tbl,
1836         .probe          = pasemi_mac_probe,
1837         .remove         = pasemi_mac_remove,
1838 };
1839
1840 static void __exit pasemi_mac_cleanup_module(void)
1841 {
1842         pci_unregister_driver(&pasemi_mac_driver);
1843 }
1844
1845 int pasemi_mac_init_module(void)
1846 {
1847         int err;
1848
1849         err = pasemi_dma_init();
1850         if (err)
1851                 return err;
1852
1853         return pci_register_driver(&pasemi_mac_driver);
1854 }
1855
1856 module_init(pasemi_mac_init_module);
1857 module_exit(pasemi_mac_cleanup_module);