2 * This is the driver for the GMAC on-chip Ethernet controller for ST SoCs.
3 * DWC Ether MAC version 4.xx has been used for developing this code.
5 * This contains the functions to handle the dma.
7 * Copyright (C) 2015 STMicroelectronics Ltd
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms and conditions of the GNU General Public License,
11 * version 2, as published by the Free Software Foundation.
13 * Author: Alexandre Torgue <alexandre.torgue@st.com>
18 #include "dwmac4_dma.h"
20 static void dwmac4_dma_axi(void __iomem *ioaddr, struct stmmac_axi *axi)
22 u32 value = readl(ioaddr + DMA_SYS_BUS_MODE);
25 pr_info("dwmac4: Master AXI performs %s burst length\n",
26 (value & DMA_SYS_BUS_FB) ? "fixed" : "any");
29 value |= DMA_AXI_EN_LPI;
31 value |= DMA_AXI_LPI_XIT_FRM;
33 value &= ~DMA_AXI_WR_OSR_LMT;
34 value |= (axi->axi_wr_osr_lmt & DMA_AXI_OSR_MAX) <<
35 DMA_AXI_WR_OSR_LMT_SHIFT;
37 value &= ~DMA_AXI_RD_OSR_LMT;
38 value |= (axi->axi_rd_osr_lmt & DMA_AXI_OSR_MAX) <<
39 DMA_AXI_RD_OSR_LMT_SHIFT;
41 /* Depending on the UNDEF bit the Master AXI will perform any burst
42 * length according to the BLEN programmed (by default all BLEN are
45 for (i = 0; i < AXI_BLEN; i++) {
46 switch (axi->axi_blen[i]) {
48 value |= DMA_AXI_BLEN256;
51 value |= DMA_AXI_BLEN128;
54 value |= DMA_AXI_BLEN64;
57 value |= DMA_AXI_BLEN32;
60 value |= DMA_AXI_BLEN16;
63 value |= DMA_AXI_BLEN8;
66 value |= DMA_AXI_BLEN4;
71 writel(value, ioaddr + DMA_SYS_BUS_MODE);
74 static void dwmac4_dma_init_rx_chan(void __iomem *ioaddr,
75 struct stmmac_dma_cfg *dma_cfg,
76 u32 dma_rx_phy, u32 chan)
79 u32 rxpbl = dma_cfg->rxpbl ?: dma_cfg->pbl;
81 value = readl(ioaddr + DMA_CHAN_RX_CONTROL(chan));
82 value = value | (rxpbl << DMA_BUS_MODE_RPBL_SHIFT);
83 writel(value, ioaddr + DMA_CHAN_RX_CONTROL(chan));
85 writel(dma_rx_phy, ioaddr + DMA_CHAN_RX_BASE_ADDR(chan));
88 static void dwmac4_dma_init_tx_chan(void __iomem *ioaddr,
89 struct stmmac_dma_cfg *dma_cfg,
90 u32 dma_tx_phy, u32 chan)
93 u32 txpbl = dma_cfg->txpbl ?: dma_cfg->pbl;
95 value = readl(ioaddr + DMA_CHAN_TX_CONTROL(chan));
96 value = value | (txpbl << DMA_BUS_MODE_PBL_SHIFT);
98 /* Enable OSP to get best performance */
99 value |= DMA_CONTROL_OSP;
101 writel(value, ioaddr + DMA_CHAN_TX_CONTROL(chan));
103 writel(dma_tx_phy, ioaddr + DMA_CHAN_TX_BASE_ADDR(chan));
106 static void dwmac4_dma_init_channel(void __iomem *ioaddr,
107 struct stmmac_dma_cfg *dma_cfg, u32 chan)
111 /* common channel control register config */
112 value = readl(ioaddr + DMA_CHAN_CONTROL(chan));
114 value = value | DMA_BUS_MODE_PBL;
115 writel(value, ioaddr + DMA_CHAN_CONTROL(chan));
117 /* Mask interrupts by writing to CSR7 */
118 writel(DMA_CHAN_INTR_DEFAULT_MASK,
119 ioaddr + DMA_CHAN_INTR_ENA(chan));
122 static void dwmac410_dma_init_channel(void __iomem *ioaddr,
123 struct stmmac_dma_cfg *dma_cfg, u32 chan)
127 /* common channel control register config */
128 value = readl(ioaddr + DMA_CHAN_CONTROL(chan));
130 value = value | DMA_BUS_MODE_PBL;
132 writel(value, ioaddr + DMA_CHAN_CONTROL(chan));
134 /* Mask interrupts by writing to CSR7 */
135 writel(DMA_CHAN_INTR_DEFAULT_MASK_4_10,
136 ioaddr + DMA_CHAN_INTR_ENA(chan));
139 static void dwmac4_dma_init(void __iomem *ioaddr,
140 struct stmmac_dma_cfg *dma_cfg, int atds)
142 u32 value = readl(ioaddr + DMA_SYS_BUS_MODE);
144 /* Set the Fixed burst mode */
145 if (dma_cfg->fixed_burst)
146 value |= DMA_SYS_BUS_FB;
148 /* Mixed Burst has no effect when fb is set */
149 if (dma_cfg->mixed_burst)
150 value |= DMA_SYS_BUS_MB;
153 value |= DMA_SYS_BUS_AAL;
155 writel(value, ioaddr + DMA_SYS_BUS_MODE);
158 static void _dwmac4_dump_dma_regs(void __iomem *ioaddr, u32 channel,
161 reg_space[DMA_CHAN_CONTROL(channel) / 4] =
162 readl(ioaddr + DMA_CHAN_CONTROL(channel));
163 reg_space[DMA_CHAN_TX_CONTROL(channel) / 4] =
164 readl(ioaddr + DMA_CHAN_TX_CONTROL(channel));
165 reg_space[DMA_CHAN_RX_CONTROL(channel) / 4] =
166 readl(ioaddr + DMA_CHAN_RX_CONTROL(channel));
167 reg_space[DMA_CHAN_TX_BASE_ADDR(channel) / 4] =
168 readl(ioaddr + DMA_CHAN_TX_BASE_ADDR(channel));
169 reg_space[DMA_CHAN_RX_BASE_ADDR(channel) / 4] =
170 readl(ioaddr + DMA_CHAN_RX_BASE_ADDR(channel));
171 reg_space[DMA_CHAN_TX_END_ADDR(channel) / 4] =
172 readl(ioaddr + DMA_CHAN_TX_END_ADDR(channel));
173 reg_space[DMA_CHAN_RX_END_ADDR(channel) / 4] =
174 readl(ioaddr + DMA_CHAN_RX_END_ADDR(channel));
175 reg_space[DMA_CHAN_TX_RING_LEN(channel) / 4] =
176 readl(ioaddr + DMA_CHAN_TX_RING_LEN(channel));
177 reg_space[DMA_CHAN_RX_RING_LEN(channel) / 4] =
178 readl(ioaddr + DMA_CHAN_RX_RING_LEN(channel));
179 reg_space[DMA_CHAN_INTR_ENA(channel) / 4] =
180 readl(ioaddr + DMA_CHAN_INTR_ENA(channel));
181 reg_space[DMA_CHAN_RX_WATCHDOG(channel) / 4] =
182 readl(ioaddr + DMA_CHAN_RX_WATCHDOG(channel));
183 reg_space[DMA_CHAN_SLOT_CTRL_STATUS(channel) / 4] =
184 readl(ioaddr + DMA_CHAN_SLOT_CTRL_STATUS(channel));
185 reg_space[DMA_CHAN_CUR_TX_DESC(channel) / 4] =
186 readl(ioaddr + DMA_CHAN_CUR_TX_DESC(channel));
187 reg_space[DMA_CHAN_CUR_RX_DESC(channel) / 4] =
188 readl(ioaddr + DMA_CHAN_CUR_RX_DESC(channel));
189 reg_space[DMA_CHAN_CUR_TX_BUF_ADDR(channel) / 4] =
190 readl(ioaddr + DMA_CHAN_CUR_TX_BUF_ADDR(channel));
191 reg_space[DMA_CHAN_CUR_RX_BUF_ADDR(channel) / 4] =
192 readl(ioaddr + DMA_CHAN_CUR_RX_BUF_ADDR(channel));
193 reg_space[DMA_CHAN_STATUS(channel) / 4] =
194 readl(ioaddr + DMA_CHAN_STATUS(channel));
197 static void dwmac4_dump_dma_regs(void __iomem *ioaddr, u32 *reg_space)
201 for (i = 0; i < DMA_CHANNEL_NB_MAX; i++)
202 _dwmac4_dump_dma_regs(ioaddr, i, reg_space);
205 static void dwmac4_rx_watchdog(void __iomem *ioaddr, u32 riwt, u32 number_chan)
209 for (chan = 0; chan < number_chan; chan++)
210 writel(riwt, ioaddr + DMA_CHAN_RX_WATCHDOG(chan));
213 static void dwmac4_dma_rx_chan_op_mode(void __iomem *ioaddr, int mode,
214 u32 channel, int fifosz, u8 qmode)
216 unsigned int rqs = fifosz / 256 - 1;
219 mtl_rx_op = readl(ioaddr + MTL_CHAN_RX_OP_MODE(channel));
221 if (mode == SF_DMA_MODE) {
222 pr_debug("GMAC: enable RX store and forward mode\n");
223 mtl_rx_op |= MTL_OP_MODE_RSF;
225 pr_debug("GMAC: disable RX SF mode (threshold %d)\n", mode);
226 mtl_rx_op &= ~MTL_OP_MODE_RSF;
227 mtl_rx_op &= MTL_OP_MODE_RTC_MASK;
229 mtl_rx_op |= MTL_OP_MODE_RTC_32;
231 mtl_rx_op |= MTL_OP_MODE_RTC_64;
233 mtl_rx_op |= MTL_OP_MODE_RTC_96;
235 mtl_rx_op |= MTL_OP_MODE_RTC_128;
238 mtl_rx_op &= ~MTL_OP_MODE_RQS_MASK;
239 mtl_rx_op |= rqs << MTL_OP_MODE_RQS_SHIFT;
241 /* Enable flow control only if each channel gets 4 KiB or more FIFO and
242 * only if channel is not an AVB channel.
244 if ((fifosz >= 4096) && (qmode != MTL_QUEUE_AVB)) {
245 unsigned int rfd, rfa;
247 mtl_rx_op |= MTL_OP_MODE_EHFC;
249 /* Set Threshold for Activating Flow Control to min 2 frames,
250 * i.e. 1500 * 2 = 3000 bytes.
252 * Set Threshold for Deactivating Flow Control to min 1 frame,
257 /* This violates the above formula because of FIFO size
258 * limit therefore overflow may occur in spite of this.
260 rfd = 0x03; /* Full-2.5K */
261 rfa = 0x01; /* Full-1.5K */
265 rfd = 0x06; /* Full-4K */
266 rfa = 0x0a; /* Full-6K */
270 rfd = 0x06; /* Full-4K */
271 rfa = 0x12; /* Full-10K */
275 rfd = 0x06; /* Full-4K */
276 rfa = 0x1e; /* Full-16K */
280 mtl_rx_op &= ~MTL_OP_MODE_RFD_MASK;
281 mtl_rx_op |= rfd << MTL_OP_MODE_RFD_SHIFT;
283 mtl_rx_op &= ~MTL_OP_MODE_RFA_MASK;
284 mtl_rx_op |= rfa << MTL_OP_MODE_RFA_SHIFT;
287 writel(mtl_rx_op, ioaddr + MTL_CHAN_RX_OP_MODE(channel));
290 static void dwmac4_dma_tx_chan_op_mode(void __iomem *ioaddr, int mode,
291 u32 channel, int fifosz, u8 qmode)
293 u32 mtl_tx_op = readl(ioaddr + MTL_CHAN_TX_OP_MODE(channel));
294 unsigned int tqs = fifosz / 256 - 1;
296 if (mode == SF_DMA_MODE) {
297 pr_debug("GMAC: enable TX store and forward mode\n");
298 /* Transmit COE type 2 cannot be done in cut-through mode. */
299 mtl_tx_op |= MTL_OP_MODE_TSF;
301 pr_debug("GMAC: disabling TX SF (threshold %d)\n", mode);
302 mtl_tx_op &= ~MTL_OP_MODE_TSF;
303 mtl_tx_op &= MTL_OP_MODE_TTC_MASK;
304 /* Set the transmit threshold */
306 mtl_tx_op |= MTL_OP_MODE_TTC_32;
308 mtl_tx_op |= MTL_OP_MODE_TTC_64;
310 mtl_tx_op |= MTL_OP_MODE_TTC_96;
311 else if (mode <= 128)
312 mtl_tx_op |= MTL_OP_MODE_TTC_128;
313 else if (mode <= 192)
314 mtl_tx_op |= MTL_OP_MODE_TTC_192;
315 else if (mode <= 256)
316 mtl_tx_op |= MTL_OP_MODE_TTC_256;
317 else if (mode <= 384)
318 mtl_tx_op |= MTL_OP_MODE_TTC_384;
320 mtl_tx_op |= MTL_OP_MODE_TTC_512;
322 /* For an IP with DWC_EQOS_NUM_TXQ == 1, the fields TXQEN and TQS are RO
323 * with reset values: TXQEN on, TQS == DWC_EQOS_TXFIFO_SIZE.
324 * For an IP with DWC_EQOS_NUM_TXQ > 1, the fields TXQEN and TQS are R/W
325 * with reset values: TXQEN off, TQS 256 bytes.
327 * TXQEN must be written for multi-channel operation and TQS must
328 * reflect the available fifo size per queue (total fifo size / number
329 * of enabled queues).
331 mtl_tx_op &= ~MTL_OP_MODE_TXQEN_MASK;
332 if (qmode != MTL_QUEUE_AVB)
333 mtl_tx_op |= MTL_OP_MODE_TXQEN;
335 mtl_tx_op |= MTL_OP_MODE_TXQEN_AV;
336 mtl_tx_op &= ~MTL_OP_MODE_TQS_MASK;
337 mtl_tx_op |= tqs << MTL_OP_MODE_TQS_SHIFT;
339 writel(mtl_tx_op, ioaddr + MTL_CHAN_TX_OP_MODE(channel));
342 static void dwmac4_get_hw_feature(void __iomem *ioaddr,
343 struct dma_features *dma_cap)
345 u32 hw_cap = readl(ioaddr + GMAC_HW_FEATURE0);
347 /* MAC HW feature0 */
348 dma_cap->mbps_10_100 = (hw_cap & GMAC_HW_FEAT_MIISEL);
349 dma_cap->mbps_1000 = (hw_cap & GMAC_HW_FEAT_GMIISEL) >> 1;
350 dma_cap->half_duplex = (hw_cap & GMAC_HW_FEAT_HDSEL) >> 2;
351 dma_cap->hash_filter = (hw_cap & GMAC_HW_FEAT_VLHASH) >> 4;
352 dma_cap->multi_addr = (hw_cap & GMAC_HW_FEAT_ADDMAC) >> 18;
353 dma_cap->pcs = (hw_cap & GMAC_HW_FEAT_PCSSEL) >> 3;
354 dma_cap->sma_mdio = (hw_cap & GMAC_HW_FEAT_SMASEL) >> 5;
355 dma_cap->pmt_remote_wake_up = (hw_cap & GMAC_HW_FEAT_RWKSEL) >> 6;
356 dma_cap->pmt_magic_frame = (hw_cap & GMAC_HW_FEAT_MGKSEL) >> 7;
358 dma_cap->rmon = (hw_cap & GMAC_HW_FEAT_MMCSEL) >> 8;
360 dma_cap->atime_stamp = (hw_cap & GMAC_HW_FEAT_TSSEL) >> 12;
361 /* 802.3az - Energy-Efficient Ethernet (EEE) */
362 dma_cap->eee = (hw_cap & GMAC_HW_FEAT_EEESEL) >> 13;
364 dma_cap->tx_coe = (hw_cap & GMAC_HW_FEAT_TXCOSEL) >> 14;
365 dma_cap->rx_coe = (hw_cap & GMAC_HW_FEAT_RXCOESEL) >> 16;
367 /* MAC HW feature1 */
368 hw_cap = readl(ioaddr + GMAC_HW_FEATURE1);
369 dma_cap->av = (hw_cap & GMAC_HW_FEAT_AVSEL) >> 20;
370 dma_cap->tsoen = (hw_cap & GMAC_HW_TSOEN) >> 18;
371 /* RX and TX FIFO sizes are encoded as log2(n / 128). Undo that by
372 * shifting and store the sizes in bytes.
374 dma_cap->tx_fifo_size = 128 << ((hw_cap & GMAC_HW_TXFIFOSIZE) >> 6);
375 dma_cap->rx_fifo_size = 128 << ((hw_cap & GMAC_HW_RXFIFOSIZE) >> 0);
376 /* MAC HW feature2 */
377 hw_cap = readl(ioaddr + GMAC_HW_FEATURE2);
378 /* TX and RX number of channels */
379 dma_cap->number_rx_channel =
380 ((hw_cap & GMAC_HW_FEAT_RXCHCNT) >> 12) + 1;
381 dma_cap->number_tx_channel =
382 ((hw_cap & GMAC_HW_FEAT_TXCHCNT) >> 18) + 1;
383 /* TX and RX number of queues */
384 dma_cap->number_rx_queues =
385 ((hw_cap & GMAC_HW_FEAT_RXQCNT) >> 0) + 1;
386 dma_cap->number_tx_queues =
387 ((hw_cap & GMAC_HW_FEAT_TXQCNT) >> 6) + 1;
389 dma_cap->pps_out_num = (hw_cap & GMAC_HW_FEAT_PPSOUTNUM) >> 24;
392 dma_cap->time_stamp = 0;
394 /* MAC HW feature3 */
395 hw_cap = readl(ioaddr + GMAC_HW_FEATURE3);
398 dma_cap->asp = (hw_cap & GMAC_HW_FEAT_ASP) >> 28;
399 dma_cap->frpes = (hw_cap & GMAC_HW_FEAT_FRPES) >> 13;
400 dma_cap->frpbs = (hw_cap & GMAC_HW_FEAT_FRPBS) >> 11;
401 dma_cap->frpsel = (hw_cap & GMAC_HW_FEAT_FRPSEL) >> 10;
404 /* Enable/disable TSO feature and set MSS */
405 static void dwmac4_enable_tso(void __iomem *ioaddr, bool en, u32 chan)
411 value = readl(ioaddr + DMA_CHAN_TX_CONTROL(chan));
412 writel(value | DMA_CONTROL_TSE,
413 ioaddr + DMA_CHAN_TX_CONTROL(chan));
416 value = readl(ioaddr + DMA_CHAN_TX_CONTROL(chan));
417 writel(value & ~DMA_CONTROL_TSE,
418 ioaddr + DMA_CHAN_TX_CONTROL(chan));
422 static void dwmac4_qmode(void __iomem *ioaddr, u32 channel, u8 qmode)
424 u32 mtl_tx_op = readl(ioaddr + MTL_CHAN_TX_OP_MODE(channel));
426 mtl_tx_op &= ~MTL_OP_MODE_TXQEN_MASK;
427 if (qmode != MTL_QUEUE_AVB)
428 mtl_tx_op |= MTL_OP_MODE_TXQEN;
430 mtl_tx_op |= MTL_OP_MODE_TXQEN_AV;
432 writel(mtl_tx_op, ioaddr + MTL_CHAN_TX_OP_MODE(channel));
435 static void dwmac4_set_bfsize(void __iomem *ioaddr, int bfsize, u32 chan)
437 u32 value = readl(ioaddr + DMA_CHAN_RX_CONTROL(chan));
439 value &= ~DMA_RBSZ_MASK;
440 value |= (bfsize << DMA_RBSZ_SHIFT) & DMA_RBSZ_MASK;
442 writel(value, ioaddr + DMA_CHAN_RX_CONTROL(chan));
445 const struct stmmac_dma_ops dwmac4_dma_ops = {
446 .reset = dwmac4_dma_reset,
447 .init = dwmac4_dma_init,
448 .init_chan = dwmac4_dma_init_channel,
449 .init_rx_chan = dwmac4_dma_init_rx_chan,
450 .init_tx_chan = dwmac4_dma_init_tx_chan,
451 .axi = dwmac4_dma_axi,
452 .dump_regs = dwmac4_dump_dma_regs,
453 .dma_rx_mode = dwmac4_dma_rx_chan_op_mode,
454 .dma_tx_mode = dwmac4_dma_tx_chan_op_mode,
455 .enable_dma_irq = dwmac4_enable_dma_irq,
456 .disable_dma_irq = dwmac4_disable_dma_irq,
457 .start_tx = dwmac4_dma_start_tx,
458 .stop_tx = dwmac4_dma_stop_tx,
459 .start_rx = dwmac4_dma_start_rx,
460 .stop_rx = dwmac4_dma_stop_rx,
461 .dma_interrupt = dwmac4_dma_interrupt,
462 .get_hw_feature = dwmac4_get_hw_feature,
463 .rx_watchdog = dwmac4_rx_watchdog,
464 .set_rx_ring_len = dwmac4_set_rx_ring_len,
465 .set_tx_ring_len = dwmac4_set_tx_ring_len,
466 .set_rx_tail_ptr = dwmac4_set_rx_tail_ptr,
467 .set_tx_tail_ptr = dwmac4_set_tx_tail_ptr,
468 .enable_tso = dwmac4_enable_tso,
469 .qmode = dwmac4_qmode,
470 .set_bfsize = dwmac4_set_bfsize,
473 const struct stmmac_dma_ops dwmac410_dma_ops = {
474 .reset = dwmac4_dma_reset,
475 .init = dwmac4_dma_init,
476 .init_chan = dwmac410_dma_init_channel,
477 .init_rx_chan = dwmac4_dma_init_rx_chan,
478 .init_tx_chan = dwmac4_dma_init_tx_chan,
479 .axi = dwmac4_dma_axi,
480 .dump_regs = dwmac4_dump_dma_regs,
481 .dma_rx_mode = dwmac4_dma_rx_chan_op_mode,
482 .dma_tx_mode = dwmac4_dma_tx_chan_op_mode,
483 .enable_dma_irq = dwmac410_enable_dma_irq,
484 .disable_dma_irq = dwmac4_disable_dma_irq,
485 .start_tx = dwmac4_dma_start_tx,
486 .stop_tx = dwmac4_dma_stop_tx,
487 .start_rx = dwmac4_dma_start_rx,
488 .stop_rx = dwmac4_dma_stop_rx,
489 .dma_interrupt = dwmac4_dma_interrupt,
490 .get_hw_feature = dwmac4_get_hw_feature,
491 .rx_watchdog = dwmac4_rx_watchdog,
492 .set_rx_ring_len = dwmac4_set_rx_ring_len,
493 .set_tx_ring_len = dwmac4_set_tx_ring_len,
494 .set_rx_tail_ptr = dwmac4_set_rx_tail_ptr,
495 .set_tx_tail_ptr = dwmac4_set_tx_tail_ptr,
496 .enable_tso = dwmac4_enable_tso,
497 .qmode = dwmac4_qmode,
498 .set_bfsize = dwmac4_set_bfsize,