GNU Linux-libre 4.14.290-gnu1
[releases.git] / drivers / net / wireless / intel / iwlwifi / pcie / trans.c
1 /******************************************************************************
2  *
3  * This file is provided under a dual BSD/GPLv2 license.  When using or
4  * redistributing this file, you may do so under either license.
5  *
6  * GPL LICENSE SUMMARY
7  *
8  * Copyright(c) 2007 - 2015 Intel Corporation. All rights reserved.
9  * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
10  * Copyright(c) 2016 - 2017 Intel Deutschland GmbH
11  *
12  * This program is free software; you can redistribute it and/or modify
13  * it under the terms of version 2 of the GNU General Public License as
14  * published by the Free Software Foundation.
15  *
16  * This program is distributed in the hope that it will be useful, but
17  * WITHOUT ANY WARRANTY; without even the implied warranty of
18  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
19  * General Public License for more details.
20  *
21  * You should have received a copy of the GNU General Public License
22  * along with this program; if not, write to the Free Software
23  * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
24  * USA
25  *
26  * The full GNU General Public License is included in this distribution
27  * in the file called COPYING.
28  *
29  * Contact Information:
30  *  Intel Linux Wireless <linuxwifi@intel.com>
31  * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
32  *
33  * BSD LICENSE
34  *
35  * Copyright(c) 2005 - 2015 Intel Corporation. All rights reserved.
36  * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
37  * Copyright(c) 2016 - 2017 Intel Deutschland GmbH
38  * All rights reserved.
39  *
40  * Redistribution and use in source and binary forms, with or without
41  * modification, are permitted provided that the following conditions
42  * are met:
43  *
44  *  * Redistributions of source code must retain the above copyright
45  *    notice, this list of conditions and the following disclaimer.
46  *  * Redistributions in binary form must reproduce the above copyright
47  *    notice, this list of conditions and the following disclaimer in
48  *    the documentation and/or other materials provided with the
49  *    distribution.
50  *  * Neither the name Intel Corporation nor the names of its
51  *    contributors may be used to endorse or promote products derived
52  *    from this software without specific prior written permission.
53  *
54  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
55  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
56  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
57  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
58  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
59  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
60  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
61  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
62  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
63  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
64  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
65  *
66  *****************************************************************************/
67 #include <linux/pci.h>
68 #include <linux/pci-aspm.h>
69 #include <linux/interrupt.h>
70 #include <linux/debugfs.h>
71 #include <linux/sched.h>
72 #include <linux/bitops.h>
73 #include <linux/gfp.h>
74 #include <linux/vmalloc.h>
75 #include <linux/pm_runtime.h>
76
77 #include "iwl-drv.h"
78 #include "iwl-trans.h"
79 #include "iwl-csr.h"
80 #include "iwl-prph.h"
81 #include "iwl-scd.h"
82 #include "iwl-agn-hw.h"
83 #include "fw/error-dump.h"
84 #include "internal.h"
85 #include "iwl-fh.h"
86
87 /* extended range in FW SRAM */
88 #define IWL_FW_MEM_EXTENDED_START       0x40000
89 #define IWL_FW_MEM_EXTENDED_END         0x57FFF
90
91 static void iwl_pcie_free_fw_monitor(struct iwl_trans *trans)
92 {
93         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
94
95         if (!trans_pcie->fw_mon_page)
96                 return;
97
98         dma_unmap_page(trans->dev, trans_pcie->fw_mon_phys,
99                        trans_pcie->fw_mon_size, DMA_FROM_DEVICE);
100         __free_pages(trans_pcie->fw_mon_page,
101                      get_order(trans_pcie->fw_mon_size));
102         trans_pcie->fw_mon_page = NULL;
103         trans_pcie->fw_mon_phys = 0;
104         trans_pcie->fw_mon_size = 0;
105 }
106
107 static void iwl_pcie_alloc_fw_monitor(struct iwl_trans *trans, u8 max_power)
108 {
109         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
110         struct page *page = NULL;
111         dma_addr_t phys;
112         u32 size = 0;
113         u8 power;
114
115         if (!max_power) {
116                 /* default max_power is maximum */
117                 max_power = 26;
118         } else {
119                 max_power += 11;
120         }
121
122         if (WARN(max_power > 26,
123                  "External buffer size for monitor is too big %d, check the FW TLV\n",
124                  max_power))
125                 return;
126
127         if (trans_pcie->fw_mon_page) {
128                 dma_sync_single_for_device(trans->dev, trans_pcie->fw_mon_phys,
129                                            trans_pcie->fw_mon_size,
130                                            DMA_FROM_DEVICE);
131                 return;
132         }
133
134         phys = 0;
135         for (power = max_power; power >= 11; power--) {
136                 int order;
137
138                 size = BIT(power);
139                 order = get_order(size);
140                 page = alloc_pages(__GFP_COMP | __GFP_NOWARN | __GFP_ZERO,
141                                    order);
142                 if (!page)
143                         continue;
144
145                 phys = dma_map_page(trans->dev, page, 0, PAGE_SIZE << order,
146                                     DMA_FROM_DEVICE);
147                 if (dma_mapping_error(trans->dev, phys)) {
148                         __free_pages(page, order);
149                         page = NULL;
150                         continue;
151                 }
152                 IWL_INFO(trans,
153                          "Allocated 0x%08x bytes (order %d) for firmware monitor.\n",
154                          size, order);
155                 break;
156         }
157
158         if (WARN_ON_ONCE(!page))
159                 return;
160
161         if (power != max_power)
162                 IWL_ERR(trans,
163                         "Sorry - debug buffer is only %luK while you requested %luK\n",
164                         (unsigned long)BIT(power - 10),
165                         (unsigned long)BIT(max_power - 10));
166
167         trans_pcie->fw_mon_page = page;
168         trans_pcie->fw_mon_phys = phys;
169         trans_pcie->fw_mon_size = size;
170 }
171
172 static u32 iwl_trans_pcie_read_shr(struct iwl_trans *trans, u32 reg)
173 {
174         iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
175                     ((reg & 0x0000ffff) | (2 << 28)));
176         return iwl_read32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG);
177 }
178
179 static void iwl_trans_pcie_write_shr(struct iwl_trans *trans, u32 reg, u32 val)
180 {
181         iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG, val);
182         iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
183                     ((reg & 0x0000ffff) | (3 << 28)));
184 }
185
186 static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
187 {
188         if (trans->cfg->apmg_not_supported)
189                 return;
190
191         if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
192                 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
193                                        APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
194                                        ~APMG_PS_CTRL_MSK_PWR_SRC);
195         else
196                 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
197                                        APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
198                                        ~APMG_PS_CTRL_MSK_PWR_SRC);
199 }
200
201 /* PCI registers */
202 #define PCI_CFG_RETRY_TIMEOUT   0x041
203
204 void iwl_pcie_apm_config(struct iwl_trans *trans)
205 {
206         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
207         u16 lctl;
208         u16 cap;
209
210         /*
211          * HW bug W/A for instability in PCIe bus L0S->L1 transition.
212          * Check if BIOS (or OS) enabled L1-ASPM on this device.
213          * If so (likely), disable L0S, so device moves directly L0->L1;
214          *    costs negligible amount of power savings.
215          * If not (unlikely), enable L0S, so there is at least some
216          *    power savings, even without L1.
217          */
218         pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
219         if (lctl & PCI_EXP_LNKCTL_ASPM_L1)
220                 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
221         else
222                 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
223         trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
224
225         pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_DEVCTL2, &cap);
226         trans->ltr_enabled = cap & PCI_EXP_DEVCTL2_LTR_EN;
227         IWL_DEBUG_POWER(trans, "L1 %sabled - LTR %sabled\n",
228                         (lctl & PCI_EXP_LNKCTL_ASPM_L1) ? "En" : "Dis",
229                         trans->ltr_enabled ? "En" : "Dis");
230 }
231
232 /*
233  * Start up NIC's basic functionality after it has been reset
234  * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
235  * NOTE:  This does not load uCode nor start the embedded processor
236  */
237 static int iwl_pcie_apm_init(struct iwl_trans *trans)
238 {
239         int ret;
240
241         IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
242
243         /*
244          * Use "set_bit" below rather than "write", to preserve any hardware
245          * bits already set by default after reset.
246          */
247
248         /* Disable L0S exit timer (platform NMI Work/Around) */
249         if (trans->cfg->device_family < IWL_DEVICE_FAMILY_8000)
250                 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
251                             CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
252
253         /*
254          * Disable L0s without affecting L1;
255          *  don't wait for ICH L0s (ICH bug W/A)
256          */
257         iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
258                     CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
259
260         /* Set FH wait threshold to maximum (HW error during stress W/A) */
261         iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
262
263         /*
264          * Enable HAP INTA (interrupt from management bus) to
265          * wake device's PCI Express link L1a -> L0s
266          */
267         iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
268                     CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
269
270         iwl_pcie_apm_config(trans);
271
272         /* Configure analog phase-lock-loop before activating to D0A */
273         if (trans->cfg->base_params->pll_cfg)
274                 iwl_set_bit(trans, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
275
276         /*
277          * Set "initialization complete" bit to move adapter from
278          * D0U* --> D0A* (powered-up active) state.
279          */
280         iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
281
282         /*
283          * Wait for clock stabilization; once stabilized, access to
284          * device-internal resources is supported, e.g. iwl_write_prph()
285          * and accesses to uCode SRAM.
286          */
287         ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
288                            CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
289                            CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
290         if (ret < 0) {
291                 IWL_ERR(trans, "Failed to init the card\n");
292                 return ret;
293         }
294
295         if (trans->cfg->host_interrupt_operation_mode) {
296                 /*
297                  * This is a bit of an abuse - This is needed for 7260 / 3160
298                  * only check host_interrupt_operation_mode even if this is
299                  * not related to host_interrupt_operation_mode.
300                  *
301                  * Enable the oscillator to count wake up time for L1 exit. This
302                  * consumes slightly more power (100uA) - but allows to be sure
303                  * that we wake up from L1 on time.
304                  *
305                  * This looks weird: read twice the same register, discard the
306                  * value, set a bit, and yet again, read that same register
307                  * just to discard the value. But that's the way the hardware
308                  * seems to like it.
309                  */
310                 iwl_read_prph(trans, OSC_CLK);
311                 iwl_read_prph(trans, OSC_CLK);
312                 iwl_set_bits_prph(trans, OSC_CLK, OSC_CLK_FORCE_CONTROL);
313                 iwl_read_prph(trans, OSC_CLK);
314                 iwl_read_prph(trans, OSC_CLK);
315         }
316
317         /*
318          * Enable DMA clock and wait for it to stabilize.
319          *
320          * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0"
321          * bits do not disable clocks.  This preserves any hardware
322          * bits already set by default in "CLK_CTRL_REG" after reset.
323          */
324         if (!trans->cfg->apmg_not_supported) {
325                 iwl_write_prph(trans, APMG_CLK_EN_REG,
326                                APMG_CLK_VAL_DMA_CLK_RQT);
327                 udelay(20);
328
329                 /* Disable L1-Active */
330                 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
331                                   APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
332
333                 /* Clear the interrupt in APMG if the NIC is in RFKILL */
334                 iwl_write_prph(trans, APMG_RTC_INT_STT_REG,
335                                APMG_RTC_INT_STT_RFKILL);
336         }
337
338         set_bit(STATUS_DEVICE_ENABLED, &trans->status);
339
340         return 0;
341 }
342
343 /*
344  * Enable LP XTAL to avoid HW bug where device may consume much power if
345  * FW is not loaded after device reset. LP XTAL is disabled by default
346  * after device HW reset. Do it only if XTAL is fed by internal source.
347  * Configure device's "persistence" mode to avoid resetting XTAL again when
348  * SHRD_HW_RST occurs in S3.
349  */
350 static void iwl_pcie_apm_lp_xtal_enable(struct iwl_trans *trans)
351 {
352         int ret;
353         u32 apmg_gp1_reg;
354         u32 apmg_xtal_cfg_reg;
355         u32 dl_cfg_reg;
356
357         /* Force XTAL ON */
358         __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
359                                  CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
360
361         iwl_pcie_sw_reset(trans);
362
363         /*
364          * Set "initialization complete" bit to move adapter from
365          * D0U* --> D0A* (powered-up active) state.
366          */
367         iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
368
369         /*
370          * Wait for clock stabilization; once stabilized, access to
371          * device-internal resources is possible.
372          */
373         ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
374                            CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
375                            CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
376                            25000);
377         if (WARN_ON(ret < 0)) {
378                 IWL_ERR(trans, "Access time out - failed to enable LP XTAL\n");
379                 /* Release XTAL ON request */
380                 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
381                                            CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
382                 return;
383         }
384
385         /*
386          * Clear "disable persistence" to avoid LP XTAL resetting when
387          * SHRD_HW_RST is applied in S3.
388          */
389         iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
390                                     APMG_PCIDEV_STT_VAL_PERSIST_DIS);
391
392         /*
393          * Force APMG XTAL to be active to prevent its disabling by HW
394          * caused by APMG idle state.
395          */
396         apmg_xtal_cfg_reg = iwl_trans_pcie_read_shr(trans,
397                                                     SHR_APMG_XTAL_CFG_REG);
398         iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
399                                  apmg_xtal_cfg_reg |
400                                  SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
401
402         iwl_pcie_sw_reset(trans);
403
404         /* Enable LP XTAL by indirect access through CSR */
405         apmg_gp1_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_GP1_REG);
406         iwl_trans_pcie_write_shr(trans, SHR_APMG_GP1_REG, apmg_gp1_reg |
407                                  SHR_APMG_GP1_WF_XTAL_LP_EN |
408                                  SHR_APMG_GP1_CHICKEN_BIT_SELECT);
409
410         /* Clear delay line clock power up */
411         dl_cfg_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_DL_CFG_REG);
412         iwl_trans_pcie_write_shr(trans, SHR_APMG_DL_CFG_REG, dl_cfg_reg &
413                                  ~SHR_APMG_DL_CFG_DL_CLOCK_POWER_UP);
414
415         /*
416          * Enable persistence mode to avoid LP XTAL resetting when
417          * SHRD_HW_RST is applied in S3.
418          */
419         iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
420                     CSR_HW_IF_CONFIG_REG_PERSIST_MODE);
421
422         /*
423          * Clear "initialization complete" bit to move adapter from
424          * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
425          */
426         iwl_clear_bit(trans, CSR_GP_CNTRL,
427                       CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
428
429         /* Activates XTAL resources monitor */
430         __iwl_trans_pcie_set_bit(trans, CSR_MONITOR_CFG_REG,
431                                  CSR_MONITOR_XTAL_RESOURCES);
432
433         /* Release XTAL ON request */
434         __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
435                                    CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
436         udelay(10);
437
438         /* Release APMG XTAL */
439         iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
440                                  apmg_xtal_cfg_reg &
441                                  ~SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
442 }
443
444 void iwl_pcie_apm_stop_master(struct iwl_trans *trans)
445 {
446         int ret;
447
448         /* stop device's busmaster DMA activity */
449         iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
450
451         ret = iwl_poll_bit(trans, CSR_RESET,
452                            CSR_RESET_REG_FLAG_MASTER_DISABLED,
453                            CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
454         if (ret < 0)
455                 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
456
457         IWL_DEBUG_INFO(trans, "stop master\n");
458 }
459
460 static void iwl_pcie_apm_stop(struct iwl_trans *trans, bool op_mode_leave)
461 {
462         IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
463
464         if (op_mode_leave) {
465                 if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status))
466                         iwl_pcie_apm_init(trans);
467
468                 /* inform ME that we are leaving */
469                 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_7000)
470                         iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
471                                           APMG_PCIDEV_STT_VAL_WAKE_ME);
472                 else if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_8000) {
473                         iwl_set_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
474                                     CSR_RESET_LINK_PWR_MGMT_DISABLED);
475                         iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
476                                     CSR_HW_IF_CONFIG_REG_PREPARE |
477                                     CSR_HW_IF_CONFIG_REG_ENABLE_PME);
478                         mdelay(1);
479                         iwl_clear_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
480                                       CSR_RESET_LINK_PWR_MGMT_DISABLED);
481                 }
482                 mdelay(5);
483         }
484
485         clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
486
487         /* Stop device's DMA activity */
488         iwl_pcie_apm_stop_master(trans);
489
490         if (trans->cfg->lp_xtal_workaround) {
491                 iwl_pcie_apm_lp_xtal_enable(trans);
492                 return;
493         }
494
495         iwl_pcie_sw_reset(trans);
496
497         /*
498          * Clear "initialization complete" bit to move adapter from
499          * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
500          */
501         iwl_clear_bit(trans, CSR_GP_CNTRL,
502                       CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
503 }
504
505 static int iwl_pcie_nic_init(struct iwl_trans *trans)
506 {
507         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
508         int ret;
509
510         /* nic_init */
511         spin_lock(&trans_pcie->irq_lock);
512         ret = iwl_pcie_apm_init(trans);
513         spin_unlock(&trans_pcie->irq_lock);
514
515         if (ret)
516                 return ret;
517
518         iwl_pcie_set_pwr(trans, false);
519
520         iwl_op_mode_nic_config(trans->op_mode);
521
522         /* Allocate the RX queue, or reset if it is already allocated */
523         iwl_pcie_rx_init(trans);
524
525         /* Allocate or reset and init all Tx and Command queues */
526         if (iwl_pcie_tx_init(trans))
527                 return -ENOMEM;
528
529         if (trans->cfg->base_params->shadow_reg_enable) {
530                 /* enable shadow regs in HW */
531                 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
532                 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
533         }
534
535         return 0;
536 }
537
538 #define HW_READY_TIMEOUT (50)
539
540 /* Note: returns poll_bit return value, which is >= 0 if success */
541 static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
542 {
543         int ret;
544
545         iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
546                     CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
547
548         /* See if we got it */
549         ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
550                            CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
551                            CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
552                            HW_READY_TIMEOUT);
553
554         if (ret >= 0)
555                 iwl_set_bit(trans, CSR_MBOX_SET_REG, CSR_MBOX_SET_REG_OS_ALIVE);
556
557         IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
558         return ret;
559 }
560
561 /* Note: returns standard 0/-ERROR code */
562 int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
563 {
564         int ret;
565         int t = 0;
566         int iter;
567
568         IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
569
570         ret = iwl_pcie_set_hw_ready(trans);
571         /* If the card is ready, exit 0 */
572         if (ret >= 0)
573                 return 0;
574
575         iwl_set_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
576                     CSR_RESET_LINK_PWR_MGMT_DISABLED);
577         usleep_range(1000, 2000);
578
579         for (iter = 0; iter < 10; iter++) {
580                 /* If HW is not ready, prepare the conditions to check again */
581                 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
582                             CSR_HW_IF_CONFIG_REG_PREPARE);
583
584                 do {
585                         ret = iwl_pcie_set_hw_ready(trans);
586                         if (ret >= 0)
587                                 return 0;
588
589                         usleep_range(200, 1000);
590                         t += 200;
591                 } while (t < 150000);
592                 msleep(25);
593         }
594
595         IWL_ERR(trans, "Couldn't prepare the card\n");
596
597         return ret;
598 }
599
600 /*
601  * ucode
602  */
603 static void iwl_pcie_load_firmware_chunk_fh(struct iwl_trans *trans,
604                                             u32 dst_addr, dma_addr_t phy_addr,
605                                             u32 byte_cnt)
606 {
607         iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
608                     FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
609
610         iwl_write32(trans, FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
611                     dst_addr);
612
613         iwl_write32(trans, FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
614                     phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
615
616         iwl_write32(trans, FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
617                     (iwl_get_dma_hi_addr(phy_addr)
618                         << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
619
620         iwl_write32(trans, FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
621                     BIT(FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM) |
622                     BIT(FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX) |
623                     FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
624
625         iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
626                     FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
627                     FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
628                     FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
629 }
630
631 static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans,
632                                         u32 dst_addr, dma_addr_t phy_addr,
633                                         u32 byte_cnt)
634 {
635         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
636         unsigned long flags;
637         int ret;
638
639         trans_pcie->ucode_write_complete = false;
640
641         if (!iwl_trans_grab_nic_access(trans, &flags))
642                 return -EIO;
643
644         iwl_pcie_load_firmware_chunk_fh(trans, dst_addr, phy_addr,
645                                         byte_cnt);
646         iwl_trans_release_nic_access(trans, &flags);
647
648         ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
649                                  trans_pcie->ucode_write_complete, 5 * HZ);
650         if (!ret) {
651                 IWL_ERR(trans, "Failed to load firmware chunk!\n");
652                 return -ETIMEDOUT;
653         }
654
655         return 0;
656 }
657
658 static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
659                             const struct fw_desc *section)
660 {
661         u8 *v_addr;
662         dma_addr_t p_addr;
663         u32 offset, chunk_sz = min_t(u32, FH_MEM_TB_MAX_LENGTH, section->len);
664         int ret = 0;
665
666         IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
667                      section_num);
668
669         v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
670                                     GFP_KERNEL | __GFP_NOWARN);
671         if (!v_addr) {
672                 IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
673                 chunk_sz = PAGE_SIZE;
674                 v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
675                                             &p_addr, GFP_KERNEL);
676                 if (!v_addr)
677                         return -ENOMEM;
678         }
679
680         for (offset = 0; offset < section->len; offset += chunk_sz) {
681                 u32 copy_size, dst_addr;
682                 bool extended_addr = false;
683
684                 copy_size = min_t(u32, chunk_sz, section->len - offset);
685                 dst_addr = section->offset + offset;
686
687                 if (dst_addr >= IWL_FW_MEM_EXTENDED_START &&
688                     dst_addr <= IWL_FW_MEM_EXTENDED_END)
689                         extended_addr = true;
690
691                 if (extended_addr)
692                         iwl_set_bits_prph(trans, LMPM_CHICK,
693                                           LMPM_CHICK_EXTENDED_ADDR_SPACE);
694
695                 memcpy(v_addr, (u8 *)section->data + offset, copy_size);
696                 ret = iwl_pcie_load_firmware_chunk(trans, dst_addr, p_addr,
697                                                    copy_size);
698
699                 if (extended_addr)
700                         iwl_clear_bits_prph(trans, LMPM_CHICK,
701                                             LMPM_CHICK_EXTENDED_ADDR_SPACE);
702
703                 if (ret) {
704                         IWL_ERR(trans,
705                                 "Could not load the [%d] uCode section\n",
706                                 section_num);
707                         break;
708                 }
709         }
710
711         dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
712         return ret;
713 }
714
715 static int iwl_pcie_load_cpu_sections_8000(struct iwl_trans *trans,
716                                            const struct fw_img *image,
717                                            int cpu,
718                                            int *first_ucode_section)
719 {
720         int shift_param;
721         int i, ret = 0, sec_num = 0x1;
722         u32 val, last_read_idx = 0;
723
724         if (cpu == 1) {
725                 shift_param = 0;
726                 *first_ucode_section = 0;
727         } else {
728                 shift_param = 16;
729                 (*first_ucode_section)++;
730         }
731
732         for (i = *first_ucode_section; i < image->num_sec; i++) {
733                 last_read_idx = i;
734
735                 /*
736                  * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between
737                  * CPU1 to CPU2.
738                  * PAGING_SEPARATOR_SECTION delimiter - separate between
739                  * CPU2 non paged to CPU2 paging sec.
740                  */
741                 if (!image->sec[i].data ||
742                     image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION ||
743                     image->sec[i].offset == PAGING_SEPARATOR_SECTION) {
744                         IWL_DEBUG_FW(trans,
745                                      "Break since Data not valid or Empty section, sec = %d\n",
746                                      i);
747                         break;
748                 }
749
750                 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
751                 if (ret)
752                         return ret;
753
754                 /* Notify ucode of loaded section number and status */
755                 val = iwl_read_direct32(trans, FH_UCODE_LOAD_STATUS);
756                 val = val | (sec_num << shift_param);
757                 iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, val);
758
759                 sec_num = (sec_num << 1) | 0x1;
760         }
761
762         *first_ucode_section = last_read_idx;
763
764         iwl_enable_interrupts(trans);
765
766         if (trans->cfg->use_tfh) {
767                 if (cpu == 1)
768                         iwl_write_prph(trans, UREG_UCODE_LOAD_STATUS,
769                                        0xFFFF);
770                 else
771                         iwl_write_prph(trans, UREG_UCODE_LOAD_STATUS,
772                                        0xFFFFFFFF);
773         } else {
774                 if (cpu == 1)
775                         iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS,
776                                            0xFFFF);
777                 else
778                         iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS,
779                                            0xFFFFFFFF);
780         }
781
782         return 0;
783 }
784
785 static int iwl_pcie_load_cpu_sections(struct iwl_trans *trans,
786                                       const struct fw_img *image,
787                                       int cpu,
788                                       int *first_ucode_section)
789 {
790         int i, ret = 0;
791         u32 last_read_idx = 0;
792
793         if (cpu == 1)
794                 *first_ucode_section = 0;
795         else
796                 (*first_ucode_section)++;
797
798         for (i = *first_ucode_section; i < image->num_sec; i++) {
799                 last_read_idx = i;
800
801                 /*
802                  * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between
803                  * CPU1 to CPU2.
804                  * PAGING_SEPARATOR_SECTION delimiter - separate between
805                  * CPU2 non paged to CPU2 paging sec.
806                  */
807                 if (!image->sec[i].data ||
808                     image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION ||
809                     image->sec[i].offset == PAGING_SEPARATOR_SECTION) {
810                         IWL_DEBUG_FW(trans,
811                                      "Break since Data not valid or Empty section, sec = %d\n",
812                                      i);
813                         break;
814                 }
815
816                 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
817                 if (ret)
818                         return ret;
819         }
820
821         *first_ucode_section = last_read_idx;
822
823         return 0;
824 }
825
826 void iwl_pcie_apply_destination(struct iwl_trans *trans)
827 {
828         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
829         const struct iwl_fw_dbg_dest_tlv *dest = trans->dbg_dest_tlv;
830         int i;
831
832         if (dest->version)
833                 IWL_ERR(trans,
834                         "DBG DEST version is %d - expect issues\n",
835                         dest->version);
836
837         IWL_INFO(trans, "Applying debug destination %s\n",
838                  get_fw_dbg_mode_string(dest->monitor_mode));
839
840         if (dest->monitor_mode == EXTERNAL_MODE)
841                 iwl_pcie_alloc_fw_monitor(trans, dest->size_power);
842         else
843                 IWL_WARN(trans, "PCI should have external buffer debug\n");
844
845         for (i = 0; i < trans->dbg_dest_reg_num; i++) {
846                 u32 addr = le32_to_cpu(dest->reg_ops[i].addr);
847                 u32 val = le32_to_cpu(dest->reg_ops[i].val);
848
849                 switch (dest->reg_ops[i].op) {
850                 case CSR_ASSIGN:
851                         iwl_write32(trans, addr, val);
852                         break;
853                 case CSR_SETBIT:
854                         iwl_set_bit(trans, addr, BIT(val));
855                         break;
856                 case CSR_CLEARBIT:
857                         iwl_clear_bit(trans, addr, BIT(val));
858                         break;
859                 case PRPH_ASSIGN:
860                         iwl_write_prph(trans, addr, val);
861                         break;
862                 case PRPH_SETBIT:
863                         iwl_set_bits_prph(trans, addr, BIT(val));
864                         break;
865                 case PRPH_CLEARBIT:
866                         iwl_clear_bits_prph(trans, addr, BIT(val));
867                         break;
868                 case PRPH_BLOCKBIT:
869                         if (iwl_read_prph(trans, addr) & BIT(val)) {
870                                 IWL_ERR(trans,
871                                         "BIT(%u) in address 0x%x is 1, stopping FW configuration\n",
872                                         val, addr);
873                                 goto monitor;
874                         }
875                         break;
876                 default:
877                         IWL_ERR(trans, "FW debug - unknown OP %d\n",
878                                 dest->reg_ops[i].op);
879                         break;
880                 }
881         }
882
883 monitor:
884         if (dest->monitor_mode == EXTERNAL_MODE && trans_pcie->fw_mon_size) {
885                 iwl_write_prph(trans, le32_to_cpu(dest->base_reg),
886                                trans_pcie->fw_mon_phys >> dest->base_shift);
887                 if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_8000)
888                         iwl_write_prph(trans, le32_to_cpu(dest->end_reg),
889                                        (trans_pcie->fw_mon_phys +
890                                         trans_pcie->fw_mon_size - 256) >>
891                                                 dest->end_shift);
892                 else
893                         iwl_write_prph(trans, le32_to_cpu(dest->end_reg),
894                                        (trans_pcie->fw_mon_phys +
895                                         trans_pcie->fw_mon_size) >>
896                                                 dest->end_shift);
897         }
898 }
899
900 static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
901                                 const struct fw_img *image)
902 {
903         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
904         int ret = 0;
905         int first_ucode_section;
906
907         IWL_DEBUG_FW(trans, "working with %s CPU\n",
908                      image->is_dual_cpus ? "Dual" : "Single");
909
910         /* load to FW the binary non secured sections of CPU1 */
911         ret = iwl_pcie_load_cpu_sections(trans, image, 1, &first_ucode_section);
912         if (ret)
913                 return ret;
914
915         if (image->is_dual_cpus) {
916                 /* set CPU2 header address */
917                 iwl_write_prph(trans,
918                                LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR,
919                                LMPM_SECURE_CPU2_HDR_MEM_SPACE);
920
921                 /* load to FW the binary sections of CPU2 */
922                 ret = iwl_pcie_load_cpu_sections(trans, image, 2,
923                                                  &first_ucode_section);
924                 if (ret)
925                         return ret;
926         }
927
928         /* supported for 7000 only for the moment */
929         if (iwlwifi_mod_params.fw_monitor &&
930             trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) {
931                 iwl_pcie_alloc_fw_monitor(trans, 0);
932
933                 if (trans_pcie->fw_mon_size) {
934                         iwl_write_prph(trans, MON_BUFF_BASE_ADDR,
935                                        trans_pcie->fw_mon_phys >> 4);
936                         iwl_write_prph(trans, MON_BUFF_END_ADDR,
937                                        (trans_pcie->fw_mon_phys +
938                                         trans_pcie->fw_mon_size) >> 4);
939                 }
940         } else if (trans->dbg_dest_tlv) {
941                 iwl_pcie_apply_destination(trans);
942         }
943
944         iwl_enable_interrupts(trans);
945
946         /* release CPU reset */
947         iwl_write32(trans, CSR_RESET, 0);
948
949         return 0;
950 }
951
952 static int iwl_pcie_load_given_ucode_8000(struct iwl_trans *trans,
953                                           const struct fw_img *image)
954 {
955         int ret = 0;
956         int first_ucode_section;
957
958         IWL_DEBUG_FW(trans, "working with %s CPU\n",
959                      image->is_dual_cpus ? "Dual" : "Single");
960
961         if (trans->dbg_dest_tlv)
962                 iwl_pcie_apply_destination(trans);
963
964         IWL_DEBUG_POWER(trans, "Original WFPM value = 0x%08X\n",
965                         iwl_read_prph(trans, WFPM_GP2));
966
967         /*
968          * Set default value. On resume reading the values that were
969          * zeored can provide debug data on the resume flow.
970          * This is for debugging only and has no functional impact.
971          */
972         iwl_write_prph(trans, WFPM_GP2, 0x01010101);
973
974         /* configure the ucode to be ready to get the secured image */
975         /* release CPU reset */
976         iwl_write_prph(trans, RELEASE_CPU_RESET, RELEASE_CPU_RESET_BIT);
977
978         /* load to FW the binary Secured sections of CPU1 */
979         ret = iwl_pcie_load_cpu_sections_8000(trans, image, 1,
980                                               &first_ucode_section);
981         if (ret)
982                 return ret;
983
984         /* load to FW the binary sections of CPU2 */
985         return iwl_pcie_load_cpu_sections_8000(trans, image, 2,
986                                                &first_ucode_section);
987 }
988
989 bool iwl_pcie_check_hw_rf_kill(struct iwl_trans *trans)
990 {
991         struct iwl_trans_pcie *trans_pcie =  IWL_TRANS_GET_PCIE_TRANS(trans);
992         bool hw_rfkill = iwl_is_rfkill_set(trans);
993         bool prev = test_bit(STATUS_RFKILL_OPMODE, &trans->status);
994         bool report;
995
996         if (hw_rfkill) {
997                 set_bit(STATUS_RFKILL_HW, &trans->status);
998                 set_bit(STATUS_RFKILL_OPMODE, &trans->status);
999         } else {
1000                 clear_bit(STATUS_RFKILL_HW, &trans->status);
1001                 if (trans_pcie->opmode_down)
1002                         clear_bit(STATUS_RFKILL_OPMODE, &trans->status);
1003         }
1004
1005         report = test_bit(STATUS_RFKILL_OPMODE, &trans->status);
1006
1007         if (prev != report)
1008                 iwl_trans_pcie_rf_kill(trans, report);
1009
1010         return hw_rfkill;
1011 }
1012
1013 struct iwl_causes_list {
1014         u32 cause_num;
1015         u32 mask_reg;
1016         u8 addr;
1017 };
1018
1019 static struct iwl_causes_list causes_list[] = {
1020         {MSIX_FH_INT_CAUSES_D2S_CH0_NUM,        CSR_MSIX_FH_INT_MASK_AD, 0},
1021         {MSIX_FH_INT_CAUSES_D2S_CH1_NUM,        CSR_MSIX_FH_INT_MASK_AD, 0x1},
1022         {MSIX_FH_INT_CAUSES_S2D,                CSR_MSIX_FH_INT_MASK_AD, 0x3},
1023         {MSIX_FH_INT_CAUSES_FH_ERR,             CSR_MSIX_FH_INT_MASK_AD, 0x5},
1024         {MSIX_HW_INT_CAUSES_REG_ALIVE,          CSR_MSIX_HW_INT_MASK_AD, 0x10},
1025         {MSIX_HW_INT_CAUSES_REG_WAKEUP,         CSR_MSIX_HW_INT_MASK_AD, 0x11},
1026         {MSIX_HW_INT_CAUSES_REG_CT_KILL,        CSR_MSIX_HW_INT_MASK_AD, 0x16},
1027         {MSIX_HW_INT_CAUSES_REG_RF_KILL,        CSR_MSIX_HW_INT_MASK_AD, 0x17},
1028         {MSIX_HW_INT_CAUSES_REG_PERIODIC,       CSR_MSIX_HW_INT_MASK_AD, 0x18},
1029         {MSIX_HW_INT_CAUSES_REG_SW_ERR,         CSR_MSIX_HW_INT_MASK_AD, 0x29},
1030         {MSIX_HW_INT_CAUSES_REG_SCD,            CSR_MSIX_HW_INT_MASK_AD, 0x2A},
1031         {MSIX_HW_INT_CAUSES_REG_FH_TX,          CSR_MSIX_HW_INT_MASK_AD, 0x2B},
1032         {MSIX_HW_INT_CAUSES_REG_HW_ERR,         CSR_MSIX_HW_INT_MASK_AD, 0x2D},
1033         {MSIX_HW_INT_CAUSES_REG_HAP,            CSR_MSIX_HW_INT_MASK_AD, 0x2E},
1034 };
1035
1036 static void iwl_pcie_map_non_rx_causes(struct iwl_trans *trans)
1037 {
1038         struct iwl_trans_pcie *trans_pcie =  IWL_TRANS_GET_PCIE_TRANS(trans);
1039         int val = trans_pcie->def_irq | MSIX_NON_AUTO_CLEAR_CAUSE;
1040         int i;
1041
1042         /*
1043          * Access all non RX causes and map them to the default irq.
1044          * In case we are missing at least one interrupt vector,
1045          * the first interrupt vector will serve non-RX and FBQ causes.
1046          */
1047         for (i = 0; i < ARRAY_SIZE(causes_list); i++) {
1048                 iwl_write8(trans, CSR_MSIX_IVAR(causes_list[i].addr), val);
1049                 iwl_clear_bit(trans, causes_list[i].mask_reg,
1050                               causes_list[i].cause_num);
1051         }
1052 }
1053
1054 static void iwl_pcie_map_rx_causes(struct iwl_trans *trans)
1055 {
1056         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1057         u32 offset =
1058                 trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_FIRST_RSS ? 1 : 0;
1059         u32 val, idx;
1060
1061         /*
1062          * The first RX queue - fallback queue, which is designated for
1063          * management frame, command responses etc, is always mapped to the
1064          * first interrupt vector. The other RX queues are mapped to
1065          * the other (N - 2) interrupt vectors.
1066          */
1067         val = BIT(MSIX_FH_INT_CAUSES_Q(0));
1068         for (idx = 1; idx < trans->num_rx_queues; idx++) {
1069                 iwl_write8(trans, CSR_MSIX_RX_IVAR(idx),
1070                            MSIX_FH_INT_CAUSES_Q(idx - offset));
1071                 val |= BIT(MSIX_FH_INT_CAUSES_Q(idx));
1072         }
1073         iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD, ~val);
1074
1075         val = MSIX_FH_INT_CAUSES_Q(0);
1076         if (trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_NON_RX)
1077                 val |= MSIX_NON_AUTO_CLEAR_CAUSE;
1078         iwl_write8(trans, CSR_MSIX_RX_IVAR(0), val);
1079
1080         if (trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_FIRST_RSS)
1081                 iwl_write8(trans, CSR_MSIX_RX_IVAR(1), val);
1082 }
1083
1084 void iwl_pcie_conf_msix_hw(struct iwl_trans_pcie *trans_pcie)
1085 {
1086         struct iwl_trans *trans = trans_pcie->trans;
1087
1088         if (!trans_pcie->msix_enabled) {
1089                 if (trans->cfg->mq_rx_supported &&
1090                     test_bit(STATUS_DEVICE_ENABLED, &trans->status))
1091                         iwl_write_prph(trans, UREG_CHICK,
1092                                        UREG_CHICK_MSI_ENABLE);
1093                 return;
1094         }
1095         /*
1096          * The IVAR table needs to be configured again after reset,
1097          * but if the device is disabled, we can't write to
1098          * prph.
1099          */
1100         if (test_bit(STATUS_DEVICE_ENABLED, &trans->status))
1101                 iwl_write_prph(trans, UREG_CHICK, UREG_CHICK_MSIX_ENABLE);
1102
1103         /*
1104          * Each cause from the causes list above and the RX causes is
1105          * represented as a byte in the IVAR table. The first nibble
1106          * represents the bound interrupt vector of the cause, the second
1107          * represents no auto clear for this cause. This will be set if its
1108          * interrupt vector is bound to serve other causes.
1109          */
1110         iwl_pcie_map_rx_causes(trans);
1111
1112         iwl_pcie_map_non_rx_causes(trans);
1113 }
1114
1115 static void iwl_pcie_init_msix(struct iwl_trans_pcie *trans_pcie)
1116 {
1117         struct iwl_trans *trans = trans_pcie->trans;
1118
1119         iwl_pcie_conf_msix_hw(trans_pcie);
1120
1121         if (!trans_pcie->msix_enabled)
1122                 return;
1123
1124         trans_pcie->fh_init_mask = ~iwl_read32(trans, CSR_MSIX_FH_INT_MASK_AD);
1125         trans_pcie->fh_mask = trans_pcie->fh_init_mask;
1126         trans_pcie->hw_init_mask = ~iwl_read32(trans, CSR_MSIX_HW_INT_MASK_AD);
1127         trans_pcie->hw_mask = trans_pcie->hw_init_mask;
1128 }
1129
1130 static void _iwl_trans_pcie_stop_device(struct iwl_trans *trans, bool low_power)
1131 {
1132         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1133
1134         lockdep_assert_held(&trans_pcie->mutex);
1135
1136         if (trans_pcie->is_down)
1137                 return;
1138
1139         trans_pcie->is_down = true;
1140
1141         /* Stop dbgc before stopping device */
1142         if (trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) {
1143                 iwl_set_bits_prph(trans, MON_BUFF_SAMPLE_CTL, 0x100);
1144         } else {
1145                 iwl_write_prph(trans, DBGC_IN_SAMPLE, 0);
1146                 udelay(100);
1147                 iwl_write_prph(trans, DBGC_OUT_CTRL, 0);
1148         }
1149
1150         /* tell the device to stop sending interrupts */
1151         iwl_disable_interrupts(trans);
1152
1153         /* device going down, Stop using ICT table */
1154         iwl_pcie_disable_ict(trans);
1155
1156         /*
1157          * If a HW restart happens during firmware loading,
1158          * then the firmware loading might call this function
1159          * and later it might be called again due to the
1160          * restart. So don't process again if the device is
1161          * already dead.
1162          */
1163         if (test_and_clear_bit(STATUS_DEVICE_ENABLED, &trans->status)) {
1164                 IWL_DEBUG_INFO(trans,
1165                                "DEVICE_ENABLED bit was set and is now cleared\n");
1166                 iwl_pcie_tx_stop(trans);
1167                 iwl_pcie_rx_stop(trans);
1168
1169                 /* Power-down device's busmaster DMA clocks */
1170                 if (!trans->cfg->apmg_not_supported) {
1171                         iwl_write_prph(trans, APMG_CLK_DIS_REG,
1172                                        APMG_CLK_VAL_DMA_CLK_RQT);
1173                         udelay(5);
1174                 }
1175         }
1176
1177         /* Make sure (redundant) we've released our request to stay awake */
1178         iwl_clear_bit(trans, CSR_GP_CNTRL,
1179                       CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1180
1181         /* Stop the device, and put it in low power state */
1182         iwl_pcie_apm_stop(trans, false);
1183
1184         iwl_pcie_sw_reset(trans);
1185
1186         /*
1187          * Upon stop, the IVAR table gets erased, so msi-x won't
1188          * work. This causes a bug in RF-KILL flows, since the interrupt
1189          * that enables radio won't fire on the correct irq, and the
1190          * driver won't be able to handle the interrupt.
1191          * Configure the IVAR table again after reset.
1192          */
1193         iwl_pcie_conf_msix_hw(trans_pcie);
1194
1195         /*
1196          * Upon stop, the APM issues an interrupt if HW RF kill is set.
1197          * This is a bug in certain verions of the hardware.
1198          * Certain devices also keep sending HW RF kill interrupt all
1199          * the time, unless the interrupt is ACKed even if the interrupt
1200          * should be masked. Re-ACK all the interrupts here.
1201          */
1202         iwl_disable_interrupts(trans);
1203
1204         /* clear all status bits */
1205         clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1206         clear_bit(STATUS_INT_ENABLED, &trans->status);
1207         clear_bit(STATUS_TPOWER_PMI, &trans->status);
1208
1209         /*
1210          * Even if we stop the HW, we still want the RF kill
1211          * interrupt
1212          */
1213         iwl_enable_rfkill_int(trans);
1214
1215         /* re-take ownership to prevent other users from stealing the device */
1216         iwl_pcie_prepare_card_hw(trans);
1217 }
1218
1219 void iwl_pcie_synchronize_irqs(struct iwl_trans *trans)
1220 {
1221         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1222
1223         if (trans_pcie->msix_enabled) {
1224                 int i;
1225
1226                 for (i = 0; i < trans_pcie->alloc_vecs; i++)
1227                         synchronize_irq(trans_pcie->msix_entries[i].vector);
1228         } else {
1229                 synchronize_irq(trans_pcie->pci_dev->irq);
1230         }
1231 }
1232
1233 static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
1234                                    const struct fw_img *fw, bool run_in_rfkill)
1235 {
1236         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1237         bool hw_rfkill;
1238         int ret;
1239
1240         /* This may fail if AMT took ownership of the device */
1241         if (iwl_pcie_prepare_card_hw(trans)) {
1242                 IWL_WARN(trans, "Exit HW not ready\n");
1243                 return -EIO;
1244         }
1245
1246         iwl_enable_rfkill_int(trans);
1247
1248         iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1249
1250         /*
1251          * We enabled the RF-Kill interrupt and the handler may very
1252          * well be running. Disable the interrupts to make sure no other
1253          * interrupt can be fired.
1254          */
1255         iwl_disable_interrupts(trans);
1256
1257         /* Make sure it finished running */
1258         iwl_pcie_synchronize_irqs(trans);
1259
1260         mutex_lock(&trans_pcie->mutex);
1261
1262         /* If platform's RF_KILL switch is NOT set to KILL */
1263         hw_rfkill = iwl_pcie_check_hw_rf_kill(trans);
1264         if (hw_rfkill && !run_in_rfkill) {
1265                 ret = -ERFKILL;
1266                 goto out;
1267         }
1268
1269         /* Someone called stop_device, don't try to start_fw */
1270         if (trans_pcie->is_down) {
1271                 IWL_WARN(trans,
1272                          "Can't start_fw since the HW hasn't been started\n");
1273                 ret = -EIO;
1274                 goto out;
1275         }
1276
1277         /* make sure rfkill handshake bits are cleared */
1278         iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1279         iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
1280                     CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1281
1282         /* clear (again), then enable host interrupts */
1283         iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1284
1285         ret = iwl_pcie_nic_init(trans);
1286         if (ret) {
1287                 IWL_ERR(trans, "Unable to init nic\n");
1288                 goto out;
1289         }
1290
1291         /*
1292          * Now, we load the firmware and don't want to be interrupted, even
1293          * by the RF-Kill interrupt (hence mask all the interrupt besides the
1294          * FH_TX interrupt which is needed to load the firmware). If the
1295          * RF-Kill switch is toggled, we will find out after having loaded
1296          * the firmware and return the proper value to the caller.
1297          */
1298         iwl_enable_fw_load_int(trans);
1299
1300         /* really make sure rfkill handshake bits are cleared */
1301         iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1302         iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1303
1304         /* Load the given image to the HW */
1305         if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_8000)
1306                 ret = iwl_pcie_load_given_ucode_8000(trans, fw);
1307         else
1308                 ret = iwl_pcie_load_given_ucode(trans, fw);
1309
1310         /* re-check RF-Kill state since we may have missed the interrupt */
1311         hw_rfkill = iwl_pcie_check_hw_rf_kill(trans);
1312         if (hw_rfkill && !run_in_rfkill)
1313                 ret = -ERFKILL;
1314
1315 out:
1316         mutex_unlock(&trans_pcie->mutex);
1317         return ret;
1318 }
1319
1320 static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
1321 {
1322         iwl_pcie_reset_ict(trans);
1323         iwl_pcie_tx_start(trans, scd_addr);
1324 }
1325
1326 void iwl_trans_pcie_handle_stop_rfkill(struct iwl_trans *trans,
1327                                        bool was_in_rfkill)
1328 {
1329         bool hw_rfkill;
1330
1331         /*
1332          * Check again since the RF kill state may have changed while
1333          * all the interrupts were disabled, in this case we couldn't
1334          * receive the RF kill interrupt and update the state in the
1335          * op_mode.
1336          * Don't call the op_mode if the rkfill state hasn't changed.
1337          * This allows the op_mode to call stop_device from the rfkill
1338          * notification without endless recursion. Under very rare
1339          * circumstances, we might have a small recursion if the rfkill
1340          * state changed exactly now while we were called from stop_device.
1341          * This is very unlikely but can happen and is supported.
1342          */
1343         hw_rfkill = iwl_is_rfkill_set(trans);
1344         if (hw_rfkill) {
1345                 set_bit(STATUS_RFKILL_HW, &trans->status);
1346                 set_bit(STATUS_RFKILL_OPMODE, &trans->status);
1347         } else {
1348                 clear_bit(STATUS_RFKILL_HW, &trans->status);
1349                 clear_bit(STATUS_RFKILL_OPMODE, &trans->status);
1350         }
1351         if (hw_rfkill != was_in_rfkill)
1352                 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
1353 }
1354
1355 static void iwl_trans_pcie_stop_device(struct iwl_trans *trans, bool low_power)
1356 {
1357         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1358         bool was_in_rfkill;
1359
1360         mutex_lock(&trans_pcie->mutex);
1361         trans_pcie->opmode_down = true;
1362         was_in_rfkill = test_bit(STATUS_RFKILL_OPMODE, &trans->status);
1363         _iwl_trans_pcie_stop_device(trans, low_power);
1364         iwl_trans_pcie_handle_stop_rfkill(trans, was_in_rfkill);
1365         mutex_unlock(&trans_pcie->mutex);
1366 }
1367
1368 void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state)
1369 {
1370         struct iwl_trans_pcie __maybe_unused *trans_pcie =
1371                 IWL_TRANS_GET_PCIE_TRANS(trans);
1372
1373         lockdep_assert_held(&trans_pcie->mutex);
1374
1375         IWL_WARN(trans, "reporting RF_KILL (radio %s)\n",
1376                  state ? "disabled" : "enabled");
1377         if (iwl_op_mode_hw_rf_kill(trans->op_mode, state)) {
1378                 if (trans->cfg->gen2)
1379                         _iwl_trans_pcie_gen2_stop_device(trans, true);
1380                 else
1381                         _iwl_trans_pcie_stop_device(trans, true);
1382         }
1383 }
1384
1385 static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test,
1386                                       bool reset)
1387 {
1388         if (!reset) {
1389                 /* Enable persistence mode to avoid reset */
1390                 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
1391                             CSR_HW_IF_CONFIG_REG_PERSIST_MODE);
1392         }
1393
1394         iwl_disable_interrupts(trans);
1395
1396         /*
1397          * in testing mode, the host stays awake and the
1398          * hardware won't be reset (not even partially)
1399          */
1400         if (test)
1401                 return;
1402
1403         iwl_pcie_disable_ict(trans);
1404
1405         iwl_pcie_synchronize_irqs(trans);
1406
1407         iwl_clear_bit(trans, CSR_GP_CNTRL,
1408                       CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1409         iwl_clear_bit(trans, CSR_GP_CNTRL,
1410                       CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1411
1412         iwl_pcie_enable_rx_wake(trans, false);
1413
1414         if (reset) {
1415                 /*
1416                  * reset TX queues -- some of their registers reset during S3
1417                  * so if we don't reset everything here the D3 image would try
1418                  * to execute some invalid memory upon resume
1419                  */
1420                 iwl_trans_pcie_tx_reset(trans);
1421         }
1422
1423         iwl_pcie_set_pwr(trans, true);
1424 }
1425
1426 static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
1427                                     enum iwl_d3_status *status,
1428                                     bool test,  bool reset)
1429 {
1430         struct iwl_trans_pcie *trans_pcie =  IWL_TRANS_GET_PCIE_TRANS(trans);
1431         u32 val;
1432         int ret;
1433
1434         if (test) {
1435                 iwl_enable_interrupts(trans);
1436                 *status = IWL_D3_STATUS_ALIVE;
1437                 return 0;
1438         }
1439
1440         iwl_pcie_enable_rx_wake(trans, true);
1441
1442         /*
1443          * Reconfigure IVAR table in case of MSIX or reset ict table in
1444          * MSI mode since HW reset erased it.
1445          * Also enables interrupts - none will happen as
1446          * the device doesn't know we're waking it up, only when
1447          * the opmode actually tells it after this call.
1448          */
1449         iwl_pcie_conf_msix_hw(trans_pcie);
1450         if (!trans_pcie->msix_enabled)
1451                 iwl_pcie_reset_ict(trans);
1452         iwl_enable_interrupts(trans);
1453
1454         iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1455         iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1456
1457         if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_8000)
1458                 udelay(2);
1459
1460         ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1461                            CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1462                            CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1463                            25000);
1464         if (ret < 0) {
1465                 IWL_ERR(trans, "Failed to resume the device (mac ready)\n");
1466                 return ret;
1467         }
1468
1469         iwl_pcie_set_pwr(trans, false);
1470
1471         if (!reset) {
1472                 iwl_clear_bit(trans, CSR_GP_CNTRL,
1473                               CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1474         } else {
1475                 iwl_trans_pcie_tx_reset(trans);
1476
1477                 ret = iwl_pcie_rx_init(trans);
1478                 if (ret) {
1479                         IWL_ERR(trans,
1480                                 "Failed to resume the device (RX reset)\n");
1481                         return ret;
1482                 }
1483         }
1484
1485         IWL_DEBUG_POWER(trans, "WFPM value upon resume = 0x%08X\n",
1486                         iwl_read_prph(trans, WFPM_GP2));
1487
1488         val = iwl_read32(trans, CSR_RESET);
1489         if (val & CSR_RESET_REG_FLAG_NEVO_RESET)
1490                 *status = IWL_D3_STATUS_RESET;
1491         else
1492                 *status = IWL_D3_STATUS_ALIVE;
1493
1494         return 0;
1495 }
1496
1497 static void iwl_pcie_set_interrupt_capa(struct pci_dev *pdev,
1498                                         struct iwl_trans *trans)
1499 {
1500         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1501         int max_irqs, num_irqs, i, ret;
1502         u16 pci_cmd;
1503
1504         if (!trans->cfg->mq_rx_supported)
1505                 goto enable_msi;
1506
1507         max_irqs = min_t(u32, num_online_cpus() + 2, IWL_MAX_RX_HW_QUEUES);
1508         for (i = 0; i < max_irqs; i++)
1509                 trans_pcie->msix_entries[i].entry = i;
1510
1511         num_irqs = pci_enable_msix_range(pdev, trans_pcie->msix_entries,
1512                                          MSIX_MIN_INTERRUPT_VECTORS,
1513                                          max_irqs);
1514         if (num_irqs < 0) {
1515                 IWL_DEBUG_INFO(trans,
1516                                "Failed to enable msi-x mode (ret %d). Moving to msi mode.\n",
1517                                num_irqs);
1518                 goto enable_msi;
1519         }
1520         trans_pcie->def_irq = (num_irqs == max_irqs) ? num_irqs - 1 : 0;
1521
1522         IWL_DEBUG_INFO(trans,
1523                        "MSI-X enabled. %d interrupt vectors were allocated\n",
1524                        num_irqs);
1525
1526         /*
1527          * In case the OS provides fewer interrupts than requested, different
1528          * causes will share the same interrupt vector as follows:
1529          * One interrupt less: non rx causes shared with FBQ.
1530          * Two interrupts less: non rx causes shared with FBQ and RSS.
1531          * More than two interrupts: we will use fewer RSS queues.
1532          */
1533         if (num_irqs <= max_irqs - 2) {
1534                 trans_pcie->trans->num_rx_queues = num_irqs + 1;
1535                 trans_pcie->shared_vec_mask = IWL_SHARED_IRQ_NON_RX |
1536                         IWL_SHARED_IRQ_FIRST_RSS;
1537         } else if (num_irqs == max_irqs - 1) {
1538                 trans_pcie->trans->num_rx_queues = num_irqs;
1539                 trans_pcie->shared_vec_mask = IWL_SHARED_IRQ_NON_RX;
1540         } else {
1541                 trans_pcie->trans->num_rx_queues = num_irqs - 1;
1542         }
1543         WARN_ON(trans_pcie->trans->num_rx_queues > IWL_MAX_RX_HW_QUEUES);
1544
1545         trans_pcie->alloc_vecs = num_irqs;
1546         trans_pcie->msix_enabled = true;
1547         return;
1548
1549 enable_msi:
1550         ret = pci_enable_msi(pdev);
1551         if (ret) {
1552                 dev_err(&pdev->dev, "pci_enable_msi failed - %d\n", ret);
1553                 /* enable rfkill interrupt: hw bug w/a */
1554                 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
1555                 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
1556                         pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
1557                         pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
1558                 }
1559         }
1560 }
1561
1562 static void iwl_pcie_irq_set_affinity(struct iwl_trans *trans)
1563 {
1564         int iter_rx_q, i, ret, cpu, offset;
1565         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1566
1567         i = trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_FIRST_RSS ? 0 : 1;
1568         iter_rx_q = trans_pcie->trans->num_rx_queues - 1 + i;
1569         offset = 1 + i;
1570         for (; i < iter_rx_q ; i++) {
1571                 /*
1572                  * Get the cpu prior to the place to search
1573                  * (i.e. return will be > i - 1).
1574                  */
1575                 cpu = cpumask_next(i - offset, cpu_online_mask);
1576                 cpumask_set_cpu(cpu, &trans_pcie->affinity_mask[i]);
1577                 ret = irq_set_affinity_hint(trans_pcie->msix_entries[i].vector,
1578                                             &trans_pcie->affinity_mask[i]);
1579                 if (ret)
1580                         IWL_ERR(trans_pcie->trans,
1581                                 "Failed to set affinity mask for IRQ %d\n",
1582                                 i);
1583         }
1584 }
1585
1586 static const char *queue_name(struct device *dev,
1587                               struct iwl_trans_pcie *trans_p, int i)
1588 {
1589         if (trans_p->shared_vec_mask) {
1590                 int vec = trans_p->shared_vec_mask &
1591                           IWL_SHARED_IRQ_FIRST_RSS ? 1 : 0;
1592
1593                 if (i == 0)
1594                         return DRV_NAME ": shared IRQ";
1595
1596                 return devm_kasprintf(dev, GFP_KERNEL,
1597                                       DRV_NAME ": queue %d", i + vec);
1598         }
1599         if (i == 0)
1600                 return DRV_NAME ": default queue";
1601
1602         if (i == trans_p->alloc_vecs - 1)
1603                 return DRV_NAME ": exception";
1604
1605         return devm_kasprintf(dev, GFP_KERNEL,
1606                               DRV_NAME  ": queue %d", i);
1607 }
1608
1609 static int iwl_pcie_init_msix_handler(struct pci_dev *pdev,
1610                                       struct iwl_trans_pcie *trans_pcie)
1611 {
1612         int i;
1613
1614         for (i = 0; i < trans_pcie->alloc_vecs; i++) {
1615                 int ret;
1616                 struct msix_entry *msix_entry;
1617                 const char *qname = queue_name(&pdev->dev, trans_pcie, i);
1618
1619                 if (!qname)
1620                         return -ENOMEM;
1621
1622                 msix_entry = &trans_pcie->msix_entries[i];
1623                 ret = devm_request_threaded_irq(&pdev->dev,
1624                                                 msix_entry->vector,
1625                                                 iwl_pcie_msix_isr,
1626                                                 (i == trans_pcie->def_irq) ?
1627                                                 iwl_pcie_irq_msix_handler :
1628                                                 iwl_pcie_irq_rx_msix_handler,
1629                                                 IRQF_SHARED,
1630                                                 qname,
1631                                                 msix_entry);
1632                 if (ret) {
1633                         IWL_ERR(trans_pcie->trans,
1634                                 "Error allocating IRQ %d\n", i);
1635
1636                         return ret;
1637                 }
1638         }
1639         iwl_pcie_irq_set_affinity(trans_pcie->trans);
1640
1641         return 0;
1642 }
1643
1644 static int _iwl_trans_pcie_start_hw(struct iwl_trans *trans, bool low_power)
1645 {
1646         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1647         int err;
1648
1649         lockdep_assert_held(&trans_pcie->mutex);
1650
1651         err = iwl_pcie_prepare_card_hw(trans);
1652         if (err) {
1653                 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
1654                 return err;
1655         }
1656
1657         iwl_pcie_sw_reset(trans);
1658
1659         err = iwl_pcie_apm_init(trans);
1660         if (err)
1661                 return err;
1662
1663         iwl_pcie_init_msix(trans_pcie);
1664
1665         /* From now on, the op_mode will be kept updated about RF kill state */
1666         iwl_enable_rfkill_int(trans);
1667
1668         trans_pcie->opmode_down = false;
1669
1670         /* Set is_down to false here so that...*/
1671         trans_pcie->is_down = false;
1672
1673         /* ...rfkill can call stop_device and set it false if needed */
1674         iwl_pcie_check_hw_rf_kill(trans);
1675
1676         /* Make sure we sync here, because we'll need full access later */
1677         if (low_power)
1678                 pm_runtime_resume(trans->dev);
1679
1680         return 0;
1681 }
1682
1683 static int iwl_trans_pcie_start_hw(struct iwl_trans *trans, bool low_power)
1684 {
1685         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1686         int ret;
1687
1688         mutex_lock(&trans_pcie->mutex);
1689         ret = _iwl_trans_pcie_start_hw(trans, low_power);
1690         mutex_unlock(&trans_pcie->mutex);
1691
1692         return ret;
1693 }
1694
1695 static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans)
1696 {
1697         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1698
1699         mutex_lock(&trans_pcie->mutex);
1700
1701         /* disable interrupts - don't enable HW RF kill interrupt */
1702         iwl_disable_interrupts(trans);
1703
1704         iwl_pcie_apm_stop(trans, true);
1705
1706         iwl_disable_interrupts(trans);
1707
1708         iwl_pcie_disable_ict(trans);
1709
1710         mutex_unlock(&trans_pcie->mutex);
1711
1712         iwl_pcie_synchronize_irqs(trans);
1713 }
1714
1715 static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1716 {
1717         writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1718 }
1719
1720 static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1721 {
1722         writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1723 }
1724
1725 static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1726 {
1727         return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1728 }
1729
1730 static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
1731 {
1732         iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
1733                                ((reg & 0x000FFFFF) | (3 << 24)));
1734         return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
1735 }
1736
1737 static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
1738                                       u32 val)
1739 {
1740         iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
1741                                ((addr & 0x000FFFFF) | (3 << 24)));
1742         iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
1743 }
1744
1745 static void iwl_trans_pcie_configure(struct iwl_trans *trans,
1746                                      const struct iwl_trans_config *trans_cfg)
1747 {
1748         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1749
1750         trans_pcie->cmd_queue = trans_cfg->cmd_queue;
1751         trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
1752         trans_pcie->cmd_q_wdg_timeout = trans_cfg->cmd_q_wdg_timeout;
1753         if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1754                 trans_pcie->n_no_reclaim_cmds = 0;
1755         else
1756                 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1757         if (trans_pcie->n_no_reclaim_cmds)
1758                 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1759                        trans_pcie->n_no_reclaim_cmds * sizeof(u8));
1760
1761         trans_pcie->rx_buf_size = trans_cfg->rx_buf_size;
1762         trans_pcie->rx_page_order =
1763                 iwl_trans_get_rb_size_order(trans_pcie->rx_buf_size);
1764
1765         trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
1766         trans_pcie->scd_set_active = trans_cfg->scd_set_active;
1767         trans_pcie->sw_csum_tx = trans_cfg->sw_csum_tx;
1768
1769         trans_pcie->page_offs = trans_cfg->cb_data_offs;
1770         trans_pcie->dev_cmd_offs = trans_cfg->cb_data_offs + sizeof(void *);
1771
1772         trans->command_groups = trans_cfg->command_groups;
1773         trans->command_groups_size = trans_cfg->command_groups_size;
1774
1775         /* Initialize NAPI here - it should be before registering to mac80211
1776          * in the opmode but after the HW struct is allocated.
1777          * As this function may be called again in some corner cases don't
1778          * do anything if NAPI was already initialized.
1779          */
1780         if (trans_pcie->napi_dev.reg_state != NETREG_DUMMY)
1781                 init_dummy_netdev(&trans_pcie->napi_dev);
1782 }
1783
1784 void iwl_trans_pcie_free(struct iwl_trans *trans)
1785 {
1786         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1787         int i;
1788
1789         iwl_pcie_synchronize_irqs(trans);
1790
1791         if (trans->cfg->gen2)
1792                 iwl_pcie_gen2_tx_free(trans);
1793         else
1794                 iwl_pcie_tx_free(trans);
1795         iwl_pcie_rx_free(trans);
1796
1797         if (trans_pcie->rba.alloc_wq) {
1798                 destroy_workqueue(trans_pcie->rba.alloc_wq);
1799                 trans_pcie->rba.alloc_wq = NULL;
1800         }
1801
1802         if (trans_pcie->msix_enabled) {
1803                 for (i = 0; i < trans_pcie->alloc_vecs; i++) {
1804                         irq_set_affinity_hint(
1805                                 trans_pcie->msix_entries[i].vector,
1806                                 NULL);
1807                 }
1808
1809                 trans_pcie->msix_enabled = false;
1810         } else {
1811                 iwl_pcie_free_ict(trans);
1812         }
1813
1814         iwl_pcie_free_fw_monitor(trans);
1815
1816         for_each_possible_cpu(i) {
1817                 struct iwl_tso_hdr_page *p =
1818                         per_cpu_ptr(trans_pcie->tso_hdr_page, i);
1819
1820                 if (p->page)
1821                         __free_page(p->page);
1822         }
1823
1824         free_percpu(trans_pcie->tso_hdr_page);
1825         mutex_destroy(&trans_pcie->mutex);
1826         iwl_trans_free(trans);
1827 }
1828
1829 static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1830 {
1831         if (state)
1832                 set_bit(STATUS_TPOWER_PMI, &trans->status);
1833         else
1834                 clear_bit(STATUS_TPOWER_PMI, &trans->status);
1835 }
1836
1837 static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans,
1838                                            unsigned long *flags)
1839 {
1840         int ret;
1841         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1842
1843         spin_lock_irqsave(&trans_pcie->reg_lock, *flags);
1844
1845         if (trans_pcie->cmd_hold_nic_awake)
1846                 goto out;
1847
1848         /* this bit wakes up the NIC */
1849         __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1850                                  CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1851         if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_8000)
1852                 udelay(2);
1853
1854         /*
1855          * These bits say the device is running, and should keep running for
1856          * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
1857          * but they do not indicate that embedded SRAM is restored yet;
1858          * HW with volatile SRAM must save/restore contents to/from
1859          * host DRAM when sleeping/waking for power-saving.
1860          * Each direction takes approximately 1/4 millisecond; with this
1861          * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
1862          * series of register accesses are expected (e.g. reading Event Log),
1863          * to keep device from sleeping.
1864          *
1865          * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
1866          * SRAM is okay/restored.  We don't check that here because this call
1867          * is just for hardware register access; but GP1 MAC_SLEEP
1868          * check is a good idea before accessing the SRAM of HW with
1869          * volatile SRAM (e.g. reading Event Log).
1870          *
1871          * 5000 series and later (including 1000 series) have non-volatile SRAM,
1872          * and do not save/restore SRAM when power cycling.
1873          */
1874         ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1875                            CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
1876                            (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
1877                             CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
1878         if (unlikely(ret < 0)) {
1879                 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
1880                 WARN_ONCE(1,
1881                           "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
1882                           iwl_read32(trans, CSR_GP_CNTRL));
1883                 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
1884                 return false;
1885         }
1886
1887 out:
1888         /*
1889          * Fool sparse by faking we release the lock - sparse will
1890          * track nic_access anyway.
1891          */
1892         __release(&trans_pcie->reg_lock);
1893         return true;
1894 }
1895
1896 static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
1897                                               unsigned long *flags)
1898 {
1899         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1900
1901         lockdep_assert_held(&trans_pcie->reg_lock);
1902
1903         /*
1904          * Fool sparse by faking we acquiring the lock - sparse will
1905          * track nic_access anyway.
1906          */
1907         __acquire(&trans_pcie->reg_lock);
1908
1909         if (trans_pcie->cmd_hold_nic_awake)
1910                 goto out;
1911
1912         __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1913                                    CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1914         /*
1915          * Above we read the CSR_GP_CNTRL register, which will flush
1916          * any previous writes, but we need the write that clears the
1917          * MAC_ACCESS_REQ bit to be performed before any other writes
1918          * scheduled on different CPUs (after we drop reg_lock).
1919          */
1920         mmiowb();
1921 out:
1922         spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
1923 }
1924
1925 static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
1926                                    void *buf, int dwords)
1927 {
1928         unsigned long flags;
1929         int offs = 0;
1930         u32 *vals = buf;
1931
1932         while (offs < dwords) {
1933                 /* limit the time we spin here under lock to 1/2s */
1934                 unsigned long end = jiffies + HZ / 2;
1935                 bool resched = false;
1936
1937                 if (iwl_trans_grab_nic_access(trans, &flags)) {
1938                         iwl_write32(trans, HBUS_TARG_MEM_RADDR,
1939                                     addr + 4 * offs);
1940
1941                         while (offs < dwords) {
1942                                 vals[offs] = iwl_read32(trans,
1943                                                         HBUS_TARG_MEM_RDAT);
1944                                 offs++;
1945
1946                                 if (time_after(jiffies, end)) {
1947                                         resched = true;
1948                                         break;
1949                                 }
1950                         }
1951                         iwl_trans_release_nic_access(trans, &flags);
1952
1953                         if (resched)
1954                                 cond_resched();
1955                 } else {
1956                         return -EBUSY;
1957                 }
1958         }
1959
1960         return 0;
1961 }
1962
1963 static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
1964                                     const void *buf, int dwords)
1965 {
1966         unsigned long flags;
1967         int offs, ret = 0;
1968         const u32 *vals = buf;
1969
1970         if (iwl_trans_grab_nic_access(trans, &flags)) {
1971                 iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
1972                 for (offs = 0; offs < dwords; offs++)
1973                         iwl_write32(trans, HBUS_TARG_MEM_WDAT,
1974                                     vals ? vals[offs] : 0);
1975                 iwl_trans_release_nic_access(trans, &flags);
1976         } else {
1977                 ret = -EBUSY;
1978         }
1979         return ret;
1980 }
1981
1982 static void iwl_trans_pcie_freeze_txq_timer(struct iwl_trans *trans,
1983                                             unsigned long txqs,
1984                                             bool freeze)
1985 {
1986         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1987         int queue;
1988
1989         for_each_set_bit(queue, &txqs, BITS_PER_LONG) {
1990                 struct iwl_txq *txq = trans_pcie->txq[queue];
1991                 unsigned long now;
1992
1993                 spin_lock_bh(&txq->lock);
1994
1995                 now = jiffies;
1996
1997                 if (txq->frozen == freeze)
1998                         goto next_queue;
1999
2000                 IWL_DEBUG_TX_QUEUES(trans, "%s TXQ %d\n",
2001                                     freeze ? "Freezing" : "Waking", queue);
2002
2003                 txq->frozen = freeze;
2004
2005                 if (txq->read_ptr == txq->write_ptr)
2006                         goto next_queue;
2007
2008                 if (freeze) {
2009                         if (unlikely(time_after(now,
2010                                                 txq->stuck_timer.expires))) {
2011                                 /*
2012                                  * The timer should have fired, maybe it is
2013                                  * spinning right now on the lock.
2014                                  */
2015                                 goto next_queue;
2016                         }
2017                         /* remember how long until the timer fires */
2018                         txq->frozen_expiry_remainder =
2019                                 txq->stuck_timer.expires - now;
2020                         del_timer(&txq->stuck_timer);
2021                         goto next_queue;
2022                 }
2023
2024                 /*
2025                  * Wake a non-empty queue -> arm timer with the
2026                  * remainder before it froze
2027                  */
2028                 mod_timer(&txq->stuck_timer,
2029                           now + txq->frozen_expiry_remainder);
2030
2031 next_queue:
2032                 spin_unlock_bh(&txq->lock);
2033         }
2034 }
2035
2036 static void iwl_trans_pcie_block_txq_ptrs(struct iwl_trans *trans, bool block)
2037 {
2038         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2039         int i;
2040
2041         for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
2042                 struct iwl_txq *txq = trans_pcie->txq[i];
2043
2044                 if (i == trans_pcie->cmd_queue)
2045                         continue;
2046
2047                 spin_lock_bh(&txq->lock);
2048
2049                 if (!block && !(WARN_ON_ONCE(!txq->block))) {
2050                         txq->block--;
2051                         if (!txq->block) {
2052                                 iwl_write32(trans, HBUS_TARG_WRPTR,
2053                                             txq->write_ptr | (i << 8));
2054                         }
2055                 } else if (block) {
2056                         txq->block++;
2057                 }
2058
2059                 spin_unlock_bh(&txq->lock);
2060         }
2061 }
2062
2063 #define IWL_FLUSH_WAIT_MS       2000
2064
2065 void iwl_trans_pcie_log_scd_error(struct iwl_trans *trans, struct iwl_txq *txq)
2066 {
2067         u32 txq_id = txq->id;
2068         u32 status;
2069         bool active;
2070         u8 fifo;
2071
2072         if (trans->cfg->use_tfh) {
2073                 IWL_ERR(trans, "Queue %d is stuck %d %d\n", txq_id,
2074                         txq->read_ptr, txq->write_ptr);
2075                 /* TODO: access new SCD registers and dump them */
2076                 return;
2077         }
2078
2079         status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id));
2080         fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
2081         active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
2082
2083         IWL_ERR(trans,
2084                 "Queue %d is %sactive on fifo %d and stuck for %u ms. SW [%d, %d] HW [%d, %d] FH TRB=0x0%x\n",
2085                 txq_id, active ? "" : "in", fifo,
2086                 jiffies_to_msecs(txq->wd_timeout),
2087                 txq->read_ptr, txq->write_ptr,
2088                 iwl_read_prph(trans, SCD_QUEUE_RDPTR(txq_id)) &
2089                         (TFD_QUEUE_SIZE_MAX - 1),
2090                 iwl_read_prph(trans, SCD_QUEUE_WRPTR(txq_id)) &
2091                         (TFD_QUEUE_SIZE_MAX - 1),
2092                 iwl_read_direct32(trans, FH_TX_TRB_REG(fifo)));
2093 }
2094
2095 static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans, int txq_idx)
2096 {
2097         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2098         struct iwl_txq *txq;
2099         unsigned long now = jiffies;
2100         u8 wr_ptr;
2101
2102         if (!test_bit(txq_idx, trans_pcie->queue_used))
2103                 return -EINVAL;
2104
2105         IWL_DEBUG_TX_QUEUES(trans, "Emptying queue %d...\n", txq_idx);
2106         txq = trans_pcie->txq[txq_idx];
2107         wr_ptr = ACCESS_ONCE(txq->write_ptr);
2108
2109         while (txq->read_ptr != ACCESS_ONCE(txq->write_ptr) &&
2110                !time_after(jiffies,
2111                            now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS))) {
2112                 u8 write_ptr = ACCESS_ONCE(txq->write_ptr);
2113
2114                 if (WARN_ONCE(wr_ptr != write_ptr,
2115                               "WR pointer moved while flushing %d -> %d\n",
2116                               wr_ptr, write_ptr))
2117                         return -ETIMEDOUT;
2118                 usleep_range(1000, 2000);
2119         }
2120
2121         if (txq->read_ptr != txq->write_ptr) {
2122                 IWL_ERR(trans,
2123                         "fail to flush all tx fifo queues Q %d\n", txq_idx);
2124                 iwl_trans_pcie_log_scd_error(trans, txq);
2125                 return -ETIMEDOUT;
2126         }
2127
2128         IWL_DEBUG_TX_QUEUES(trans, "Queue %d is now empty.\n", txq_idx);
2129
2130         return 0;
2131 }
2132
2133 static int iwl_trans_pcie_wait_txqs_empty(struct iwl_trans *trans, u32 txq_bm)
2134 {
2135         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2136         int cnt;
2137         int ret = 0;
2138
2139         /* waiting for all the tx frames complete might take a while */
2140         for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
2141
2142                 if (cnt == trans_pcie->cmd_queue)
2143                         continue;
2144                 if (!test_bit(cnt, trans_pcie->queue_used))
2145                         continue;
2146                 if (!(BIT(cnt) & txq_bm))
2147                         continue;
2148
2149                 ret = iwl_trans_pcie_wait_txq_empty(trans, cnt);
2150                 if (ret)
2151                         break;
2152         }
2153
2154         return ret;
2155 }
2156
2157 static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
2158                                          u32 mask, u32 value)
2159 {
2160         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2161         unsigned long flags;
2162
2163         spin_lock_irqsave(&trans_pcie->reg_lock, flags);
2164         __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
2165         spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
2166 }
2167
2168 static void iwl_trans_pcie_ref(struct iwl_trans *trans)
2169 {
2170         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2171
2172         if (iwlwifi_mod_params.d0i3_disable)
2173                 return;
2174
2175         pm_runtime_get(&trans_pcie->pci_dev->dev);
2176
2177 #ifdef CONFIG_PM
2178         IWL_DEBUG_RPM(trans, "runtime usage count: %d\n",
2179                       atomic_read(&trans_pcie->pci_dev->dev.power.usage_count));
2180 #endif /* CONFIG_PM */
2181 }
2182
2183 static void iwl_trans_pcie_unref(struct iwl_trans *trans)
2184 {
2185         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2186
2187         if (iwlwifi_mod_params.d0i3_disable)
2188                 return;
2189
2190         pm_runtime_mark_last_busy(&trans_pcie->pci_dev->dev);
2191         pm_runtime_put_autosuspend(&trans_pcie->pci_dev->dev);
2192
2193 #ifdef CONFIG_PM
2194         IWL_DEBUG_RPM(trans, "runtime usage count: %d\n",
2195                       atomic_read(&trans_pcie->pci_dev->dev.power.usage_count));
2196 #endif /* CONFIG_PM */
2197 }
2198
2199 static const char *get_csr_string(int cmd)
2200 {
2201 #define IWL_CMD(x) case x: return #x
2202         switch (cmd) {
2203         IWL_CMD(CSR_HW_IF_CONFIG_REG);
2204         IWL_CMD(CSR_INT_COALESCING);
2205         IWL_CMD(CSR_INT);
2206         IWL_CMD(CSR_INT_MASK);
2207         IWL_CMD(CSR_FH_INT_STATUS);
2208         IWL_CMD(CSR_GPIO_IN);
2209         IWL_CMD(CSR_RESET);
2210         IWL_CMD(CSR_GP_CNTRL);
2211         IWL_CMD(CSR_HW_REV);
2212         IWL_CMD(CSR_EEPROM_REG);
2213         IWL_CMD(CSR_EEPROM_GP);
2214         IWL_CMD(CSR_OTP_GP_REG);
2215         IWL_CMD(CSR_GIO_REG);
2216         IWL_CMD(CSR_GP_UCODE_REG);
2217         IWL_CMD(CSR_GP_DRIVER_REG);
2218         IWL_CMD(CSR_UCODE_DRV_GP1);
2219         IWL_CMD(CSR_UCODE_DRV_GP2);
2220         IWL_CMD(CSR_LED_REG);
2221         IWL_CMD(CSR_DRAM_INT_TBL_REG);
2222         IWL_CMD(CSR_GIO_CHICKEN_BITS);
2223         IWL_CMD(CSR_ANA_PLL_CFG);
2224         IWL_CMD(CSR_HW_REV_WA_REG);
2225         IWL_CMD(CSR_MONITOR_STATUS_REG);
2226         IWL_CMD(CSR_DBG_HPET_MEM_REG);
2227         default:
2228                 return "UNKNOWN";
2229         }
2230 #undef IWL_CMD
2231 }
2232
2233 void iwl_pcie_dump_csr(struct iwl_trans *trans)
2234 {
2235         int i;
2236         static const u32 csr_tbl[] = {
2237                 CSR_HW_IF_CONFIG_REG,
2238                 CSR_INT_COALESCING,
2239                 CSR_INT,
2240                 CSR_INT_MASK,
2241                 CSR_FH_INT_STATUS,
2242                 CSR_GPIO_IN,
2243                 CSR_RESET,
2244                 CSR_GP_CNTRL,
2245                 CSR_HW_REV,
2246                 CSR_EEPROM_REG,
2247                 CSR_EEPROM_GP,
2248                 CSR_OTP_GP_REG,
2249                 CSR_GIO_REG,
2250                 CSR_GP_UCODE_REG,
2251                 CSR_GP_DRIVER_REG,
2252                 CSR_UCODE_DRV_GP1,
2253                 CSR_UCODE_DRV_GP2,
2254                 CSR_LED_REG,
2255                 CSR_DRAM_INT_TBL_REG,
2256                 CSR_GIO_CHICKEN_BITS,
2257                 CSR_ANA_PLL_CFG,
2258                 CSR_MONITOR_STATUS_REG,
2259                 CSR_HW_REV_WA_REG,
2260                 CSR_DBG_HPET_MEM_REG
2261         };
2262         IWL_ERR(trans, "CSR values:\n");
2263         IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
2264                 "CSR_INT_PERIODIC_REG)\n");
2265         for (i = 0; i <  ARRAY_SIZE(csr_tbl); i++) {
2266                 IWL_ERR(trans, "  %25s: 0X%08x\n",
2267                         get_csr_string(csr_tbl[i]),
2268                         iwl_read32(trans, csr_tbl[i]));
2269         }
2270 }
2271
2272 #ifdef CONFIG_IWLWIFI_DEBUGFS
2273 /* create and remove of files */
2274 #define DEBUGFS_ADD_FILE(name, parent, mode) do {                       \
2275         if (!debugfs_create_file(#name, mode, parent, trans,            \
2276                                  &iwl_dbgfs_##name##_ops))              \
2277                 goto err;                                               \
2278 } while (0)
2279
2280 /* file operation */
2281 #define DEBUGFS_READ_FILE_OPS(name)                                     \
2282 static const struct file_operations iwl_dbgfs_##name##_ops = {          \
2283         .read = iwl_dbgfs_##name##_read,                                \
2284         .open = simple_open,                                            \
2285         .llseek = generic_file_llseek,                                  \
2286 };
2287
2288 #define DEBUGFS_WRITE_FILE_OPS(name)                                    \
2289 static const struct file_operations iwl_dbgfs_##name##_ops = {          \
2290         .write = iwl_dbgfs_##name##_write,                              \
2291         .open = simple_open,                                            \
2292         .llseek = generic_file_llseek,                                  \
2293 };
2294
2295 #define DEBUGFS_READ_WRITE_FILE_OPS(name)                               \
2296 static const struct file_operations iwl_dbgfs_##name##_ops = {          \
2297         .write = iwl_dbgfs_##name##_write,                              \
2298         .read = iwl_dbgfs_##name##_read,                                \
2299         .open = simple_open,                                            \
2300         .llseek = generic_file_llseek,                                  \
2301 };
2302
2303 static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
2304                                        char __user *user_buf,
2305                                        size_t count, loff_t *ppos)
2306 {
2307         struct iwl_trans *trans = file->private_data;
2308         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2309         struct iwl_txq *txq;
2310         char *buf;
2311         int pos = 0;
2312         int cnt;
2313         int ret;
2314         size_t bufsz;
2315
2316         bufsz = sizeof(char) * 75 * trans->cfg->base_params->num_of_queues;
2317
2318         if (!trans_pcie->txq_memory)
2319                 return -EAGAIN;
2320
2321         buf = kzalloc(bufsz, GFP_KERNEL);
2322         if (!buf)
2323                 return -ENOMEM;
2324
2325         for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
2326                 txq = trans_pcie->txq[cnt];
2327                 pos += scnprintf(buf + pos, bufsz - pos,
2328                                 "hwq %.2d: read=%u write=%u use=%d stop=%d need_update=%d frozen=%d%s\n",
2329                                 cnt, txq->read_ptr, txq->write_ptr,
2330                                 !!test_bit(cnt, trans_pcie->queue_used),
2331                                  !!test_bit(cnt, trans_pcie->queue_stopped),
2332                                  txq->need_update, txq->frozen,
2333                                  (cnt == trans_pcie->cmd_queue ? " HCMD" : ""));
2334         }
2335         ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2336         kfree(buf);
2337         return ret;
2338 }
2339
2340 static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
2341                                        char __user *user_buf,
2342                                        size_t count, loff_t *ppos)
2343 {
2344         struct iwl_trans *trans = file->private_data;
2345         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2346         char *buf;
2347         int pos = 0, i, ret;
2348         size_t bufsz = sizeof(buf);
2349
2350         bufsz = sizeof(char) * 121 * trans->num_rx_queues;
2351
2352         if (!trans_pcie->rxq)
2353                 return -EAGAIN;
2354
2355         buf = kzalloc(bufsz, GFP_KERNEL);
2356         if (!buf)
2357                 return -ENOMEM;
2358
2359         for (i = 0; i < trans->num_rx_queues && pos < bufsz; i++) {
2360                 struct iwl_rxq *rxq = &trans_pcie->rxq[i];
2361
2362                 pos += scnprintf(buf + pos, bufsz - pos, "queue#: %2d\n",
2363                                  i);
2364                 pos += scnprintf(buf + pos, bufsz - pos, "\tread: %u\n",
2365                                  rxq->read);
2366                 pos += scnprintf(buf + pos, bufsz - pos, "\twrite: %u\n",
2367                                  rxq->write);
2368                 pos += scnprintf(buf + pos, bufsz - pos, "\twrite_actual: %u\n",
2369                                  rxq->write_actual);
2370                 pos += scnprintf(buf + pos, bufsz - pos, "\tneed_update: %2d\n",
2371                                  rxq->need_update);
2372                 pos += scnprintf(buf + pos, bufsz - pos, "\tfree_count: %u\n",
2373                                  rxq->free_count);
2374                 if (rxq->rb_stts) {
2375                         pos += scnprintf(buf + pos, bufsz - pos,
2376                                          "\tclosed_rb_num: %u\n",
2377                                          le16_to_cpu(rxq->rb_stts->closed_rb_num) &
2378                                          0x0FFF);
2379                 } else {
2380                         pos += scnprintf(buf + pos, bufsz - pos,
2381                                          "\tclosed_rb_num: Not Allocated\n");
2382                 }
2383         }
2384         ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2385         kfree(buf);
2386
2387         return ret;
2388 }
2389
2390 static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
2391                                         char __user *user_buf,
2392                                         size_t count, loff_t *ppos)
2393 {
2394         struct iwl_trans *trans = file->private_data;
2395         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2396         struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
2397
2398         int pos = 0;
2399         char *buf;
2400         int bufsz = 24 * 64; /* 24 items * 64 char per item */
2401         ssize_t ret;
2402
2403         buf = kzalloc(bufsz, GFP_KERNEL);
2404         if (!buf)
2405                 return -ENOMEM;
2406
2407         pos += scnprintf(buf + pos, bufsz - pos,
2408                         "Interrupt Statistics Report:\n");
2409
2410         pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
2411                 isr_stats->hw);
2412         pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
2413                 isr_stats->sw);
2414         if (isr_stats->sw || isr_stats->hw) {
2415                 pos += scnprintf(buf + pos, bufsz - pos,
2416                         "\tLast Restarting Code:  0x%X\n",
2417                         isr_stats->err_code);
2418         }
2419 #ifdef CONFIG_IWLWIFI_DEBUG
2420         pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
2421                 isr_stats->sch);
2422         pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
2423                 isr_stats->alive);
2424 #endif
2425         pos += scnprintf(buf + pos, bufsz - pos,
2426                 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
2427
2428         pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
2429                 isr_stats->ctkill);
2430
2431         pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
2432                 isr_stats->wakeup);
2433
2434         pos += scnprintf(buf + pos, bufsz - pos,
2435                 "Rx command responses:\t\t %u\n", isr_stats->rx);
2436
2437         pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
2438                 isr_stats->tx);
2439
2440         pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
2441                 isr_stats->unhandled);
2442
2443         ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2444         kfree(buf);
2445         return ret;
2446 }
2447
2448 static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
2449                                          const char __user *user_buf,
2450                                          size_t count, loff_t *ppos)
2451 {
2452         struct iwl_trans *trans = file->private_data;
2453         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2454         struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
2455         u32 reset_flag;
2456         int ret;
2457
2458         ret = kstrtou32_from_user(user_buf, count, 16, &reset_flag);
2459         if (ret)
2460                 return ret;
2461         if (reset_flag == 0)
2462                 memset(isr_stats, 0, sizeof(*isr_stats));
2463
2464         return count;
2465 }
2466
2467 static ssize_t iwl_dbgfs_csr_write(struct file *file,
2468                                    const char __user *user_buf,
2469                                    size_t count, loff_t *ppos)
2470 {
2471         struct iwl_trans *trans = file->private_data;
2472
2473         iwl_pcie_dump_csr(trans);
2474
2475         return count;
2476 }
2477
2478 static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
2479                                      char __user *user_buf,
2480                                      size_t count, loff_t *ppos)
2481 {
2482         struct iwl_trans *trans = file->private_data;
2483         char *buf = NULL;
2484         ssize_t ret;
2485
2486         ret = iwl_dump_fh(trans, &buf);
2487         if (ret < 0)
2488                 return ret;
2489         if (!buf)
2490                 return -EINVAL;
2491         ret = simple_read_from_buffer(user_buf, count, ppos, buf, ret);
2492         kfree(buf);
2493         return ret;
2494 }
2495
2496 static ssize_t iwl_dbgfs_rfkill_read(struct file *file,
2497                                      char __user *user_buf,
2498                                      size_t count, loff_t *ppos)
2499 {
2500         struct iwl_trans *trans = file->private_data;
2501         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2502         char buf[100];
2503         int pos;
2504
2505         pos = scnprintf(buf, sizeof(buf), "debug: %d\nhw: %d\n",
2506                         trans_pcie->debug_rfkill,
2507                         !(iwl_read32(trans, CSR_GP_CNTRL) &
2508                                 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW));
2509
2510         return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2511 }
2512
2513 static ssize_t iwl_dbgfs_rfkill_write(struct file *file,
2514                                       const char __user *user_buf,
2515                                       size_t count, loff_t *ppos)
2516 {
2517         struct iwl_trans *trans = file->private_data;
2518         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2519         bool old = trans_pcie->debug_rfkill;
2520         int ret;
2521
2522         ret = kstrtobool_from_user(user_buf, count, &trans_pcie->debug_rfkill);
2523         if (ret)
2524                 return ret;
2525         if (old == trans_pcie->debug_rfkill)
2526                 return count;
2527         IWL_WARN(trans, "changing debug rfkill %d->%d\n",
2528                  old, trans_pcie->debug_rfkill);
2529         iwl_pcie_handle_rfkill_irq(trans);
2530
2531         return count;
2532 }
2533
2534 DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
2535 DEBUGFS_READ_FILE_OPS(fh_reg);
2536 DEBUGFS_READ_FILE_OPS(rx_queue);
2537 DEBUGFS_READ_FILE_OPS(tx_queue);
2538 DEBUGFS_WRITE_FILE_OPS(csr);
2539 DEBUGFS_READ_WRITE_FILE_OPS(rfkill);
2540
2541 /* Create the debugfs files and directories */
2542 int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans)
2543 {
2544         struct dentry *dir = trans->dbgfs_dir;
2545
2546         DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
2547         DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
2548         DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
2549         DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2550         DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
2551         DEBUGFS_ADD_FILE(rfkill, dir, S_IWUSR | S_IRUSR);
2552         return 0;
2553
2554 err:
2555         IWL_ERR(trans, "failed to create the trans debugfs entry\n");
2556         return -ENOMEM;
2557 }
2558 #endif /*CONFIG_IWLWIFI_DEBUGFS */
2559
2560 static u32 iwl_trans_pcie_get_cmdlen(struct iwl_trans *trans, void *tfd)
2561 {
2562         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2563         u32 cmdlen = 0;
2564         int i;
2565
2566         for (i = 0; i < trans_pcie->max_tbs; i++)
2567                 cmdlen += iwl_pcie_tfd_tb_get_len(trans, tfd, i);
2568
2569         return cmdlen;
2570 }
2571
2572 static u32 iwl_trans_pcie_dump_rbs(struct iwl_trans *trans,
2573                                    struct iwl_fw_error_dump_data **data,
2574                                    int allocated_rb_nums)
2575 {
2576         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2577         int max_len = PAGE_SIZE << trans_pcie->rx_page_order;
2578         /* Dump RBs is supported only for pre-9000 devices (1 queue) */
2579         struct iwl_rxq *rxq = &trans_pcie->rxq[0];
2580         u32 i, r, j, rb_len = 0;
2581
2582         spin_lock(&rxq->lock);
2583
2584         r = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num)) & 0x0FFF;
2585
2586         for (i = rxq->read, j = 0;
2587              i != r && j < allocated_rb_nums;
2588              i = (i + 1) & RX_QUEUE_MASK, j++) {
2589                 struct iwl_rx_mem_buffer *rxb = rxq->queue[i];
2590                 struct iwl_fw_error_dump_rb *rb;
2591
2592                 dma_unmap_page(trans->dev, rxb->page_dma, max_len,
2593                                DMA_FROM_DEVICE);
2594
2595                 rb_len += sizeof(**data) + sizeof(*rb) + max_len;
2596
2597                 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_RB);
2598                 (*data)->len = cpu_to_le32(sizeof(*rb) + max_len);
2599                 rb = (void *)(*data)->data;
2600                 rb->index = cpu_to_le32(i);
2601                 memcpy(rb->data, page_address(rxb->page), max_len);
2602                 /* remap the page for the free benefit */
2603                 rxb->page_dma = dma_map_page(trans->dev, rxb->page, 0,
2604                                                      max_len,
2605                                                      DMA_FROM_DEVICE);
2606
2607                 *data = iwl_fw_error_next_data(*data);
2608         }
2609
2610         spin_unlock(&rxq->lock);
2611
2612         return rb_len;
2613 }
2614 #define IWL_CSR_TO_DUMP (0x250)
2615
2616 static u32 iwl_trans_pcie_dump_csr(struct iwl_trans *trans,
2617                                    struct iwl_fw_error_dump_data **data)
2618 {
2619         u32 csr_len = sizeof(**data) + IWL_CSR_TO_DUMP;
2620         __le32 *val;
2621         int i;
2622
2623         (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_CSR);
2624         (*data)->len = cpu_to_le32(IWL_CSR_TO_DUMP);
2625         val = (void *)(*data)->data;
2626
2627         for (i = 0; i < IWL_CSR_TO_DUMP; i += 4)
2628                 *val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i));
2629
2630         *data = iwl_fw_error_next_data(*data);
2631
2632         return csr_len;
2633 }
2634
2635 static u32 iwl_trans_pcie_fh_regs_dump(struct iwl_trans *trans,
2636                                        struct iwl_fw_error_dump_data **data)
2637 {
2638         u32 fh_regs_len = FH_MEM_UPPER_BOUND - FH_MEM_LOWER_BOUND;
2639         unsigned long flags;
2640         __le32 *val;
2641         int i;
2642
2643         if (!iwl_trans_grab_nic_access(trans, &flags))
2644                 return 0;
2645
2646         (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FH_REGS);
2647         (*data)->len = cpu_to_le32(fh_regs_len);
2648         val = (void *)(*data)->data;
2649
2650         if (!trans->cfg->gen2)
2651                 for (i = FH_MEM_LOWER_BOUND; i < FH_MEM_UPPER_BOUND;
2652                      i += sizeof(u32))
2653                         *val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i));
2654         else
2655                 for (i = FH_MEM_LOWER_BOUND_GEN2; i < FH_MEM_UPPER_BOUND_GEN2;
2656                      i += sizeof(u32))
2657                         *val++ = cpu_to_le32(iwl_trans_pcie_read_prph(trans,
2658                                                                       i));
2659
2660         iwl_trans_release_nic_access(trans, &flags);
2661
2662         *data = iwl_fw_error_next_data(*data);
2663
2664         return sizeof(**data) + fh_regs_len;
2665 }
2666
2667 static u32
2668 iwl_trans_pci_dump_marbh_monitor(struct iwl_trans *trans,
2669                                  struct iwl_fw_error_dump_fw_mon *fw_mon_data,
2670                                  u32 monitor_len)
2671 {
2672         u32 buf_size_in_dwords = (monitor_len >> 2);
2673         u32 *buffer = (u32 *)fw_mon_data->data;
2674         unsigned long flags;
2675         u32 i;
2676
2677         if (!iwl_trans_grab_nic_access(trans, &flags))
2678                 return 0;
2679
2680         iwl_write_prph_no_grab(trans, MON_DMARB_RD_CTL_ADDR, 0x1);
2681         for (i = 0; i < buf_size_in_dwords; i++)
2682                 buffer[i] = iwl_read_prph_no_grab(trans,
2683                                 MON_DMARB_RD_DATA_ADDR);
2684         iwl_write_prph_no_grab(trans, MON_DMARB_RD_CTL_ADDR, 0x0);
2685
2686         iwl_trans_release_nic_access(trans, &flags);
2687
2688         return monitor_len;
2689 }
2690
2691 static u32
2692 iwl_trans_pcie_dump_monitor(struct iwl_trans *trans,
2693                             struct iwl_fw_error_dump_data **data,
2694                             u32 monitor_len)
2695 {
2696         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2697         u32 len = 0;
2698
2699         if ((trans_pcie->fw_mon_page &&
2700              trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) ||
2701             trans->dbg_dest_tlv) {
2702                 struct iwl_fw_error_dump_fw_mon *fw_mon_data;
2703                 u32 base, write_ptr, wrap_cnt;
2704
2705                 /* If there was a dest TLV - use the values from there */
2706                 if (trans->dbg_dest_tlv) {
2707                         write_ptr =
2708                                 le32_to_cpu(trans->dbg_dest_tlv->write_ptr_reg);
2709                         wrap_cnt = le32_to_cpu(trans->dbg_dest_tlv->wrap_count);
2710                         base = le32_to_cpu(trans->dbg_dest_tlv->base_reg);
2711                 } else {
2712                         base = MON_BUFF_BASE_ADDR;
2713                         write_ptr = MON_BUFF_WRPTR;
2714                         wrap_cnt = MON_BUFF_CYCLE_CNT;
2715                 }
2716
2717                 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FW_MONITOR);
2718                 fw_mon_data = (void *)(*data)->data;
2719                 fw_mon_data->fw_mon_wr_ptr =
2720                         cpu_to_le32(iwl_read_prph(trans, write_ptr));
2721                 fw_mon_data->fw_mon_cycle_cnt =
2722                         cpu_to_le32(iwl_read_prph(trans, wrap_cnt));
2723                 fw_mon_data->fw_mon_base_ptr =
2724                         cpu_to_le32(iwl_read_prph(trans, base));
2725
2726                 len += sizeof(**data) + sizeof(*fw_mon_data);
2727                 if (trans_pcie->fw_mon_page) {
2728                         /*
2729                          * The firmware is now asserted, it won't write anything
2730                          * to the buffer. CPU can take ownership to fetch the
2731                          * data. The buffer will be handed back to the device
2732                          * before the firmware will be restarted.
2733                          */
2734                         dma_sync_single_for_cpu(trans->dev,
2735                                                 trans_pcie->fw_mon_phys,
2736                                                 trans_pcie->fw_mon_size,
2737                                                 DMA_FROM_DEVICE);
2738                         memcpy(fw_mon_data->data,
2739                                page_address(trans_pcie->fw_mon_page),
2740                                trans_pcie->fw_mon_size);
2741
2742                         monitor_len = trans_pcie->fw_mon_size;
2743                 } else if (trans->dbg_dest_tlv->monitor_mode == SMEM_MODE) {
2744                         /*
2745                          * Update pointers to reflect actual values after
2746                          * shifting
2747                          */
2748                         base = iwl_read_prph(trans, base) <<
2749                                trans->dbg_dest_tlv->base_shift;
2750                         iwl_trans_read_mem(trans, base, fw_mon_data->data,
2751                                            monitor_len / sizeof(u32));
2752                 } else if (trans->dbg_dest_tlv->monitor_mode == MARBH_MODE) {
2753                         monitor_len =
2754                                 iwl_trans_pci_dump_marbh_monitor(trans,
2755                                                                  fw_mon_data,
2756                                                                  monitor_len);
2757                 } else {
2758                         /* Didn't match anything - output no monitor data */
2759                         monitor_len = 0;
2760                 }
2761
2762                 len += monitor_len;
2763                 (*data)->len = cpu_to_le32(monitor_len + sizeof(*fw_mon_data));
2764         }
2765
2766         return len;
2767 }
2768
2769 static struct iwl_trans_dump_data
2770 *iwl_trans_pcie_dump_data(struct iwl_trans *trans,
2771                           const struct iwl_fw_dbg_trigger_tlv *trigger)
2772 {
2773         struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2774         struct iwl_fw_error_dump_data *data;
2775         struct iwl_txq *cmdq = trans_pcie->txq[trans_pcie->cmd_queue];
2776         struct iwl_fw_error_dump_txcmd *txcmd;
2777         struct iwl_trans_dump_data *dump_data;
2778         u32 len, num_rbs;
2779         u32 monitor_len;
2780         int i, ptr;
2781         bool dump_rbs = test_bit(STATUS_FW_ERROR, &trans->status) &&
2782                         !trans->cfg->mq_rx_supported;
2783
2784         /* transport dump header */
2785         len = sizeof(*dump_data);
2786
2787         /* host commands */
2788         len += sizeof(*data) +
2789                 cmdq->n_window * (sizeof(*txcmd) + TFD_MAX_PAYLOAD_SIZE);
2790
2791         /* FW monitor */
2792         if (trans_pcie->fw_mon_page) {
2793                 len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_fw_mon) +
2794                        trans_pcie->fw_mon_size;
2795                 monitor_len = trans_pcie->fw_mon_size;
2796         } else if (trans->dbg_dest_tlv) {
2797                 u32 base, end;
2798
2799                 base = le32_to_cpu(trans->dbg_dest_tlv->base_reg);
2800                 end = le32_to_cpu(trans->dbg_dest_tlv->end_reg);
2801
2802                 base = iwl_read_prph(trans, base) <<
2803                        trans->dbg_dest_tlv->base_shift;
2804                 end = iwl_read_prph(trans, end) <<
2805                       trans->dbg_dest_tlv->end_shift;
2806
2807                 /* Make "end" point to the actual end */
2808                 if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_8000 ||
2809                     trans->dbg_dest_tlv->monitor_mode == MARBH_MODE)
2810                         end += (1 << trans->dbg_dest_tlv->end_shift);
2811                 monitor_len = end - base;
2812                 len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_fw_mon) +
2813                        monitor_len;
2814         } else {
2815                 monitor_len = 0;
2816         }
2817
2818         if (trigger && (trigger->mode & IWL_FW_DBG_TRIGGER_MONITOR_ONLY)) {
2819                 dump_data = vzalloc(len);
2820                 if (!dump_data)
2821                         return NULL;
2822
2823                 data = (void *)dump_data->data;
2824                 len = iwl_trans_pcie_dump_monitor(trans, &data, monitor_len);
2825                 dump_data->len = len;
2826
2827                 return dump_data;
2828         }
2829
2830         /* CSR registers */
2831         len += sizeof(*data) + IWL_CSR_TO_DUMP;
2832
2833         /* FH registers */
2834         if (trans->cfg->gen2)
2835                 len += sizeof(*data) +
2836                        (FH_MEM_UPPER_BOUND_GEN2 - FH_MEM_LOWER_BOUND_GEN2);
2837         else
2838                 len += sizeof(*data) +
2839                        (FH_MEM_UPPER_BOUND - FH_MEM_LOWER_BOUND);
2840
2841         if (dump_rbs) {
2842                 /* Dump RBs is supported only for pre-9000 devices (1 queue) */
2843                 struct iwl_rxq *rxq = &trans_pcie->rxq[0];
2844                 /* RBs */
2845                 num_rbs = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num))
2846                                       & 0x0FFF;
2847                 num_rbs = (num_rbs - rxq->read) & RX_QUEUE_MASK;
2848                 len += num_rbs * (sizeof(*data) +
2849                                   sizeof(struct iwl_fw_error_dump_rb) +
2850                                   (PAGE_SIZE << trans_pcie->rx_page_order));
2851         }
2852
2853         /* Paged memory for gen2 HW */
2854         if (trans->cfg->gen2)
2855                 for (i = 0; i < trans_pcie->init_dram.paging_cnt; i++)
2856                         len += sizeof(*data) +
2857                                sizeof(struct iwl_fw_error_dump_paging) +
2858                                trans_pcie->init_dram.paging[i].size;
2859
2860         dump_data = vzalloc(len);
2861         if (!dump_data)
2862                 return NULL;
2863
2864         len = 0;
2865         data = (void *)dump_data->data;
2866         data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_TXCMD);
2867         txcmd = (void *)data->data;
2868         spin_lock_bh(&cmdq->lock);
2869         ptr = cmdq->write_ptr;
2870         for (i = 0; i < cmdq->n_window; i++) {
2871                 u8 idx = iwl_pcie_get_cmd_index(cmdq, ptr);
2872                 u32 caplen, cmdlen;
2873
2874                 cmdlen = iwl_trans_pcie_get_cmdlen(trans, cmdq->tfds +
2875                                                    trans_pcie->tfd_size * ptr);
2876                 caplen = min_t(u32, TFD_MAX_PAYLOAD_SIZE, cmdlen);
2877
2878                 if (cmdlen) {
2879                         len += sizeof(*txcmd) + caplen;
2880                         txcmd->cmdlen = cpu_to_le32(cmdlen);
2881                         txcmd->caplen = cpu_to_le32(caplen);
2882                         memcpy(txcmd->data, cmdq->entries[idx].cmd, caplen);
2883                         txcmd = (void *)((u8 *)txcmd->data + caplen);
2884                 }
2885
2886                 ptr = iwl_queue_dec_wrap(ptr);
2887         }
2888         spin_unlock_bh(&cmdq->lock);
2889
2890         data->len = cpu_to_le32(len);
2891         len += sizeof(*data);
2892         data = iwl_fw_error_next_data(data);
2893
2894         len += iwl_trans_pcie_dump_csr(trans, &data);
2895         len += iwl_trans_pcie_fh_regs_dump(trans, &data);
2896         if (dump_rbs)
2897                 len += iwl_trans_pcie_dump_rbs(trans, &data, num_rbs);
2898
2899         /* Paged memory for gen2 HW */
2900         if (trans->cfg->gen2) {
2901                 for (i = 0; i < trans_pcie->init_dram.paging_cnt; i++) {
2902                         struct iwl_fw_error_dump_paging *paging;
2903                         dma_addr_t addr =
2904                                 trans_pcie->init_dram.paging[i].physical;
2905                         u32 page_len = trans_pcie->init_dram.paging[i].size;
2906
2907                         data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_PAGING);
2908                         data->len = cpu_to_le32(sizeof(*paging) + page_len);
2909                         paging = (void *)data->data;
2910                         paging->index = cpu_to_le32(i);
2911                         dma_sync_single_for_cpu(trans->dev, addr, page_len,
2912                                                 DMA_BIDIRECTIONAL);
2913                         memcpy(paging->data,
2914                                trans_pcie->init_dram.paging[i].block, page_len);
2915                         data = iwl_fw_error_next_data(data);
2916
2917                         len += sizeof(*data) + sizeof(*paging) + page_len;
2918                 }
2919         }
2920
2921         len += iwl_trans_pcie_dump_monitor(trans, &data, monitor_len);
2922
2923         dump_data->len = len;
2924
2925         return dump_data;
2926 }
2927
2928 #ifdef CONFIG_PM_SLEEP
2929 static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
2930 {
2931         if (trans->runtime_pm_mode == IWL_PLAT_PM_MODE_D0I3 &&
2932             (trans->system_pm_mode == IWL_PLAT_PM_MODE_D0I3))
2933                 return iwl_pci_fw_enter_d0i3(trans);
2934
2935         return 0;
2936 }
2937
2938 static void iwl_trans_pcie_resume(struct iwl_trans *trans)
2939 {
2940         if (trans->runtime_pm_mode == IWL_PLAT_PM_MODE_D0I3 &&
2941             (trans->system_pm_mode == IWL_PLAT_PM_MODE_D0I3))
2942                 iwl_pci_fw_exit_d0i3(trans);
2943 }
2944 #endif /* CONFIG_PM_SLEEP */
2945
2946 #define IWL_TRANS_COMMON_OPS                                            \
2947         .op_mode_leave = iwl_trans_pcie_op_mode_leave,                  \
2948         .write8 = iwl_trans_pcie_write8,                                \
2949         .write32 = iwl_trans_pcie_write32,                              \
2950         .read32 = iwl_trans_pcie_read32,                                \
2951         .read_prph = iwl_trans_pcie_read_prph,                          \
2952         .write_prph = iwl_trans_pcie_write_prph,                        \
2953         .read_mem = iwl_trans_pcie_read_mem,                            \
2954         .write_mem = iwl_trans_pcie_write_mem,                          \
2955         .configure = iwl_trans_pcie_configure,                          \
2956         .set_pmi = iwl_trans_pcie_set_pmi,                              \
2957         .grab_nic_access = iwl_trans_pcie_grab_nic_access,              \
2958         .release_nic_access = iwl_trans_pcie_release_nic_access,        \
2959         .set_bits_mask = iwl_trans_pcie_set_bits_mask,                  \
2960         .ref = iwl_trans_pcie_ref,                                      \
2961         .unref = iwl_trans_pcie_unref,                                  \
2962         .dump_data = iwl_trans_pcie_dump_data,                          \
2963         .d3_suspend = iwl_trans_pcie_d3_suspend,                        \
2964         .d3_resume = iwl_trans_pcie_d3_resume
2965
2966 #ifdef CONFIG_PM_SLEEP
2967 #define IWL_TRANS_PM_OPS                                                \
2968         .suspend = iwl_trans_pcie_suspend,                              \
2969         .resume = iwl_trans_pcie_resume,
2970 #else
2971 #define IWL_TRANS_PM_OPS
2972 #endif /* CONFIG_PM_SLEEP */
2973
2974 static const struct iwl_trans_ops trans_ops_pcie = {
2975         IWL_TRANS_COMMON_OPS,
2976         IWL_TRANS_PM_OPS
2977         .start_hw = iwl_trans_pcie_start_hw,
2978         .fw_alive = iwl_trans_pcie_fw_alive,
2979         .start_fw = iwl_trans_pcie_start_fw,
2980         .stop_device = iwl_trans_pcie_stop_device,
2981
2982         .send_cmd = iwl_trans_pcie_send_hcmd,
2983
2984         .tx = iwl_trans_pcie_tx,
2985         .reclaim = iwl_trans_pcie_reclaim,
2986
2987         .txq_disable = iwl_trans_pcie_txq_disable,
2988         .txq_enable = iwl_trans_pcie_txq_enable,
2989
2990         .txq_set_shared_mode = iwl_trans_pcie_txq_set_shared_mode,
2991
2992         .wait_tx_queues_empty = iwl_trans_pcie_wait_txqs_empty,
2993
2994         .freeze_txq_timer = iwl_trans_pcie_freeze_txq_timer,
2995         .block_txq_ptrs = iwl_trans_pcie_block_txq_ptrs,
2996 };
2997
2998 static const struct iwl_trans_ops trans_ops_pcie_gen2 = {
2999         IWL_TRANS_COMMON_OPS,
3000         IWL_TRANS_PM_OPS
3001         .start_hw = iwl_trans_pcie_start_hw,
3002         .fw_alive = iwl_trans_pcie_gen2_fw_alive,
3003         .start_fw = iwl_trans_pcie_gen2_start_fw,
3004         .stop_device = iwl_trans_pcie_gen2_stop_device,
3005
3006         .send_cmd = iwl_trans_pcie_gen2_send_hcmd,
3007
3008         .tx = iwl_trans_pcie_gen2_tx,
3009         .reclaim = iwl_trans_pcie_reclaim,
3010
3011         .txq_alloc = iwl_trans_pcie_dyn_txq_alloc,
3012         .txq_free = iwl_trans_pcie_dyn_txq_free,
3013         .wait_txq_empty = iwl_trans_pcie_wait_txq_empty,
3014 };
3015
3016 struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
3017                                        const struct pci_device_id *ent,
3018                                        const struct iwl_cfg *cfg)
3019 {
3020         struct iwl_trans_pcie *trans_pcie;
3021         struct iwl_trans *trans;
3022         int ret, addr_size;
3023
3024         ret = pcim_enable_device(pdev);
3025         if (ret)
3026                 return ERR_PTR(ret);
3027
3028         if (cfg->gen2)
3029                 trans = iwl_trans_alloc(sizeof(struct iwl_trans_pcie),
3030                                         &pdev->dev, cfg, &trans_ops_pcie_gen2);
3031         else
3032                 trans = iwl_trans_alloc(sizeof(struct iwl_trans_pcie),
3033                                         &pdev->dev, cfg, &trans_ops_pcie);
3034         if (!trans)
3035                 return ERR_PTR(-ENOMEM);
3036
3037         trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
3038
3039         trans_pcie->trans = trans;
3040         trans_pcie->opmode_down = true;
3041         spin_lock_init(&trans_pcie->irq_lock);
3042         spin_lock_init(&trans_pcie->reg_lock);
3043         mutex_init(&trans_pcie->mutex);
3044         init_waitqueue_head(&trans_pcie->ucode_write_waitq);
3045
3046         trans_pcie->rba.alloc_wq = alloc_workqueue("rb_allocator",
3047                                                    WQ_HIGHPRI | WQ_UNBOUND, 1);
3048         if (!trans_pcie->rba.alloc_wq) {
3049                 ret = -ENOMEM;
3050                 goto out_free_trans;
3051         }
3052         INIT_WORK(&trans_pcie->rba.rx_alloc, iwl_pcie_rx_allocator_work);
3053
3054         trans_pcie->tso_hdr_page = alloc_percpu(struct iwl_tso_hdr_page);
3055         if (!trans_pcie->tso_hdr_page) {
3056                 ret = -ENOMEM;
3057                 goto out_no_pci;
3058         }
3059
3060
3061         if (!cfg->base_params->pcie_l1_allowed) {
3062                 /*
3063                  * W/A - seems to solve weird behavior. We need to remove this
3064                  * if we don't want to stay in L1 all the time. This wastes a
3065                  * lot of power.
3066                  */
3067                 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
3068                                        PCIE_LINK_STATE_L1 |
3069                                        PCIE_LINK_STATE_CLKPM);
3070         }
3071
3072         if (cfg->use_tfh) {
3073                 addr_size = 64;
3074                 trans_pcie->max_tbs = IWL_TFH_NUM_TBS;
3075                 trans_pcie->tfd_size = sizeof(struct iwl_tfh_tfd);
3076         } else {
3077                 addr_size = 36;
3078                 trans_pcie->max_tbs = IWL_NUM_OF_TBS;
3079                 trans_pcie->tfd_size = sizeof(struct iwl_tfd);
3080         }
3081         trans->max_skb_frags = IWL_PCIE_MAX_FRAGS(trans_pcie);
3082
3083         pci_set_master(pdev);
3084
3085         ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(addr_size));
3086         if (!ret)
3087                 ret = pci_set_consistent_dma_mask(pdev,
3088                                                   DMA_BIT_MASK(addr_size));
3089         if (ret) {
3090                 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
3091                 if (!ret)
3092                         ret = pci_set_consistent_dma_mask(pdev,
3093                                                           DMA_BIT_MASK(32));
3094                 /* both attempts failed: */
3095                 if (ret) {
3096                         dev_err(&pdev->dev, "No suitable DMA available\n");
3097                         goto out_no_pci;
3098                 }
3099         }
3100
3101         ret = pcim_iomap_regions_request_all(pdev, BIT(0), DRV_NAME);
3102         if (ret) {
3103                 dev_err(&pdev->dev, "pcim_iomap_regions_request_all failed\n");
3104                 goto out_no_pci;
3105         }
3106
3107         trans_pcie->hw_base = pcim_iomap_table(pdev)[0];
3108         if (!trans_pcie->hw_base) {
3109                 dev_err(&pdev->dev, "pcim_iomap_table failed\n");
3110                 ret = -ENODEV;
3111                 goto out_no_pci;
3112         }
3113
3114         /* We disable the RETRY_TIMEOUT register (0x41) to keep
3115          * PCI Tx retries from interfering with C3 CPU state */
3116         pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
3117
3118         trans_pcie->pci_dev = pdev;
3119         iwl_disable_interrupts(trans);
3120
3121         trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
3122         /*
3123          * In the 8000 HW family the format of the 4 bytes of CSR_HW_REV have
3124          * changed, and now the revision step also includes bit 0-1 (no more
3125          * "dash" value). To keep hw_rev backwards compatible - we'll store it
3126          * in the old format.
3127          */
3128         if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_8000) {
3129                 unsigned long flags;
3130
3131                 trans->hw_rev = (trans->hw_rev & 0xfff0) |
3132                                 (CSR_HW_REV_STEP(trans->hw_rev << 2) << 2);
3133
3134                 ret = iwl_pcie_prepare_card_hw(trans);
3135                 if (ret) {
3136                         IWL_WARN(trans, "Exit HW not ready\n");
3137                         goto out_no_pci;
3138                 }
3139
3140                 /*
3141                  * in-order to recognize C step driver should read chip version
3142                  * id located at the AUX bus MISC address space.
3143                  */
3144                 iwl_set_bit(trans, CSR_GP_CNTRL,
3145                             CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
3146                 udelay(2);
3147
3148                 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
3149                                    CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
3150                                    CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
3151                                    25000);
3152                 if (ret < 0) {
3153                         IWL_DEBUG_INFO(trans, "Failed to wake up the nic\n");
3154                         goto out_no_pci;
3155                 }
3156
3157                 if (iwl_trans_grab_nic_access(trans, &flags)) {
3158                         u32 hw_step;
3159
3160                         hw_step = iwl_read_prph_no_grab(trans, WFPM_CTRL_REG);
3161                         hw_step |= ENABLE_WFPM;
3162                         iwl_write_prph_no_grab(trans, WFPM_CTRL_REG, hw_step);
3163                         hw_step = iwl_read_prph_no_grab(trans, AUX_MISC_REG);
3164                         hw_step = (hw_step >> HW_STEP_LOCATION_BITS) & 0xF;
3165                         if (hw_step == 0x3)
3166                                 trans->hw_rev = (trans->hw_rev & 0xFFFFFFF3) |
3167                                                 (SILICON_C_STEP << 2);
3168                         iwl_trans_release_nic_access(trans, &flags);
3169                 }
3170         }
3171
3172         /*
3173          * 9000-series integrated A-step has a problem with suspend/resume
3174          * and sometimes even causes the whole platform to get stuck. This
3175          * workaround makes the hardware not go into the problematic state.
3176          */
3177         if (trans->cfg->integrated &&
3178             trans->cfg->device_family == IWL_DEVICE_FAMILY_9000 &&
3179             CSR_HW_REV_STEP(trans->hw_rev) == SILICON_A_STEP)
3180                 iwl_set_bit(trans, CSR_HOST_CHICKEN,
3181                             CSR_HOST_CHICKEN_PM_IDLE_SRC_DIS_SB_PME);
3182
3183 #if IS_ENABLED(CONFIG_IWLMVM)
3184         trans->hw_rf_id = iwl_read32(trans, CSR_HW_RF_ID);
3185         if (trans->hw_rf_id == CSR_HW_RF_ID_TYPE_HR) {
3186                 u32 hw_status;
3187
3188                 hw_status = iwl_read_prph(trans, UMAG_GEN_HW_STATUS);
3189                 if (hw_status & UMAG_GEN_HW_IS_FPGA)
3190                         trans->cfg = &iwla000_2ax_cfg_qnj_hr_f0;
3191                 else
3192                         trans->cfg = &iwla000_2ac_cfg_hr;
3193         }
3194 #endif
3195
3196         iwl_pcie_set_interrupt_capa(pdev, trans);
3197         trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
3198         snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
3199                  "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
3200
3201         /* Initialize the wait queue for commands */
3202         init_waitqueue_head(&trans_pcie->wait_command_queue);
3203
3204         init_waitqueue_head(&trans_pcie->d0i3_waitq);
3205
3206         if (trans_pcie->msix_enabled) {
3207                 ret = iwl_pcie_init_msix_handler(pdev, trans_pcie);
3208                 if (ret)
3209                         goto out_no_pci;
3210          } else {
3211                 ret = iwl_pcie_alloc_ict(trans);
3212                 if (ret)
3213                         goto out_no_pci;
3214
3215                 ret = devm_request_threaded_irq(&pdev->dev, pdev->irq,
3216                                                 iwl_pcie_isr,
3217                                                 iwl_pcie_irq_handler,
3218                                                 IRQF_SHARED, DRV_NAME, trans);
3219                 if (ret) {
3220                         IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
3221                         goto out_free_ict;
3222                 }
3223                 trans_pcie->inta_mask = CSR_INI_SET_MASK;
3224          }
3225
3226 #ifdef CONFIG_IWLWIFI_PCIE_RTPM
3227         trans->runtime_pm_mode = IWL_PLAT_PM_MODE_D0I3;
3228 #else
3229         trans->runtime_pm_mode = IWL_PLAT_PM_MODE_DISABLED;
3230 #endif /* CONFIG_IWLWIFI_PCIE_RTPM */
3231
3232         return trans;
3233
3234 out_free_ict:
3235         iwl_pcie_free_ict(trans);
3236 out_no_pci:
3237         free_percpu(trans_pcie->tso_hdr_page);
3238         destroy_workqueue(trans_pcie->rba.alloc_wq);
3239 out_free_trans:
3240         iwl_trans_free(trans);
3241         return ERR_PTR(ret);
3242 }