GNU Linux-libre 4.14.290-gnu1
[releases.git] / include / linux / irqchip / arm-gic-v3.h
1 /*
2  * Copyright (C) 2013, 2014 ARM Limited, All Rights Reserved.
3  * Author: Marc Zyngier <marc.zyngier@arm.com>
4  *
5  *
6  * This program is free software; you can redistribute it and/or modify
7  * it under the terms of the GNU General Public License version 2 as
8  * published by the Free Software Foundation.
9  *
10  * This program is distributed in the hope that it will be useful,
11  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13  * GNU General Public License for more details.
14  *
15  * You should have received a copy of the GNU General Public License
16  * along with this program.  If not, see <http://www.gnu.org/licenses/>.
17  */
18 #ifndef __LINUX_IRQCHIP_ARM_GIC_V3_H
19 #define __LINUX_IRQCHIP_ARM_GIC_V3_H
20
21 /*
22  * Distributor registers. We assume we're running non-secure, with ARE
23  * being set. Secure-only and non-ARE registers are not described.
24  */
25 #define GICD_CTLR                       0x0000
26 #define GICD_TYPER                      0x0004
27 #define GICD_IIDR                       0x0008
28 #define GICD_STATUSR                    0x0010
29 #define GICD_SETSPI_NSR                 0x0040
30 #define GICD_CLRSPI_NSR                 0x0048
31 #define GICD_SETSPI_SR                  0x0050
32 #define GICD_CLRSPI_SR                  0x0058
33 #define GICD_SEIR                       0x0068
34 #define GICD_IGROUPR                    0x0080
35 #define GICD_ISENABLER                  0x0100
36 #define GICD_ICENABLER                  0x0180
37 #define GICD_ISPENDR                    0x0200
38 #define GICD_ICPENDR                    0x0280
39 #define GICD_ISACTIVER                  0x0300
40 #define GICD_ICACTIVER                  0x0380
41 #define GICD_IPRIORITYR                 0x0400
42 #define GICD_ICFGR                      0x0C00
43 #define GICD_IGRPMODR                   0x0D00
44 #define GICD_NSACR                      0x0E00
45 #define GICD_IROUTER                    0x6000
46 #define GICD_IDREGS                     0xFFD0
47 #define GICD_PIDR2                      0xFFE8
48
49 /*
50  * Those registers are actually from GICv2, but the spec demands that they
51  * are implemented as RES0 if ARE is 1 (which we do in KVM's emulated GICv3).
52  */
53 #define GICD_ITARGETSR                  0x0800
54 #define GICD_SGIR                       0x0F00
55 #define GICD_CPENDSGIR                  0x0F10
56 #define GICD_SPENDSGIR                  0x0F20
57
58 #define GICD_CTLR_RWP                   (1U << 31)
59 #define GICD_CTLR_DS                    (1U << 6)
60 #define GICD_CTLR_ARE_NS                (1U << 4)
61 #define GICD_CTLR_ENABLE_G1A            (1U << 1)
62 #define GICD_CTLR_ENABLE_G1             (1U << 0)
63
64 /*
65  * In systems with a single security state (what we emulate in KVM)
66  * the meaning of the interrupt group enable bits is slightly different
67  */
68 #define GICD_CTLR_ENABLE_SS_G1          (1U << 1)
69 #define GICD_CTLR_ENABLE_SS_G0          (1U << 0)
70
71 #define GICD_TYPER_LPIS                 (1U << 17)
72 #define GICD_TYPER_MBIS                 (1U << 16)
73
74 #define GICD_TYPER_ID_BITS(typer)       ((((typer) >> 19) & 0x1f) + 1)
75 #define GICD_TYPER_IRQS(typer)          ((((typer) & 0x1f) + 1) * 32)
76
77 #define GICD_IROUTER_SPI_MODE_ONE       (0U << 31)
78 #define GICD_IROUTER_SPI_MODE_ANY       (1U << 31)
79
80 #define GIC_PIDR2_ARCH_MASK             0xf0
81 #define GIC_PIDR2_ARCH_GICv3            0x30
82 #define GIC_PIDR2_ARCH_GICv4            0x40
83
84 #define GIC_V3_DIST_SIZE                0x10000
85
86 /*
87  * Re-Distributor registers, offsets from RD_base
88  */
89 #define GICR_CTLR                       GICD_CTLR
90 #define GICR_IIDR                       0x0004
91 #define GICR_TYPER                      0x0008
92 #define GICR_STATUSR                    GICD_STATUSR
93 #define GICR_WAKER                      0x0014
94 #define GICR_SETLPIR                    0x0040
95 #define GICR_CLRLPIR                    0x0048
96 #define GICR_SEIR                       GICD_SEIR
97 #define GICR_PROPBASER                  0x0070
98 #define GICR_PENDBASER                  0x0078
99 #define GICR_INVLPIR                    0x00A0
100 #define GICR_INVALLR                    0x00B0
101 #define GICR_SYNCR                      0x00C0
102 #define GICR_MOVLPIR                    0x0100
103 #define GICR_MOVALLR                    0x0110
104 #define GICR_IDREGS                     GICD_IDREGS
105 #define GICR_PIDR2                      GICD_PIDR2
106
107 #define GICR_CTLR_ENABLE_LPIS           (1UL << 0)
108
109 #define GICR_TYPER_CPU_NUMBER(r)        (((r) >> 8) & 0xffff)
110
111 #define GICR_WAKER_ProcessorSleep       (1U << 1)
112 #define GICR_WAKER_ChildrenAsleep       (1U << 2)
113
114 #define GIC_BASER_CACHE_nCnB            0ULL
115 #define GIC_BASER_CACHE_SameAsInner     0ULL
116 #define GIC_BASER_CACHE_nC              1ULL
117 #define GIC_BASER_CACHE_RaWt            2ULL
118 #define GIC_BASER_CACHE_RaWb            3ULL
119 #define GIC_BASER_CACHE_WaWt            4ULL
120 #define GIC_BASER_CACHE_WaWb            5ULL
121 #define GIC_BASER_CACHE_RaWaWt          6ULL
122 #define GIC_BASER_CACHE_RaWaWb          7ULL
123 #define GIC_BASER_CACHE_MASK            7ULL
124 #define GIC_BASER_NonShareable          0ULL
125 #define GIC_BASER_InnerShareable        1ULL
126 #define GIC_BASER_OuterShareable        2ULL
127 #define GIC_BASER_SHAREABILITY_MASK     3ULL
128
129 #define GIC_BASER_CACHEABILITY(reg, inner_outer, type)                  \
130         (GIC_BASER_CACHE_##type << reg##_##inner_outer##_CACHEABILITY_SHIFT)
131
132 #define GIC_BASER_SHAREABILITY(reg, type)                               \
133         (GIC_BASER_##type << reg##_SHAREABILITY_SHIFT)
134
135 /* encode a size field of width @w containing @n - 1 units */
136 #define GIC_ENCODE_SZ(n, w) (((unsigned long)(n) - 1) & GENMASK_ULL(((w) - 1), 0))
137
138 #define GICR_PROPBASER_SHAREABILITY_SHIFT               (10)
139 #define GICR_PROPBASER_INNER_CACHEABILITY_SHIFT         (7)
140 #define GICR_PROPBASER_OUTER_CACHEABILITY_SHIFT         (56)
141 #define GICR_PROPBASER_SHAREABILITY_MASK                                \
142         GIC_BASER_SHAREABILITY(GICR_PROPBASER, SHAREABILITY_MASK)
143 #define GICR_PROPBASER_INNER_CACHEABILITY_MASK                          \
144         GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, MASK)
145 #define GICR_PROPBASER_OUTER_CACHEABILITY_MASK                          \
146         GIC_BASER_CACHEABILITY(GICR_PROPBASER, OUTER, MASK)
147 #define GICR_PROPBASER_CACHEABILITY_MASK GICR_PROPBASER_INNER_CACHEABILITY_MASK
148
149 #define GICR_PROPBASER_InnerShareable                                   \
150         GIC_BASER_SHAREABILITY(GICR_PROPBASER, InnerShareable)
151
152 #define GICR_PROPBASER_nCnB     GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, nCnB)
153 #define GICR_PROPBASER_nC       GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, nC)
154 #define GICR_PROPBASER_RaWt     GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, RaWt)
155 #define GICR_PROPBASER_RaWb     GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, RaWb)
156 #define GICR_PROPBASER_WaWt     GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, WaWt)
157 #define GICR_PROPBASER_WaWb     GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, WaWb)
158 #define GICR_PROPBASER_RaWaWt   GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, RaWaWt)
159 #define GICR_PROPBASER_RaWaWb   GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, RaWaWb)
160
161 #define GICR_PROPBASER_IDBITS_MASK                      (0x1f)
162 #define GICR_PROPBASER_ADDRESS(x)       ((x) & GENMASK_ULL(51, 12))
163 #define GICR_PENDBASER_ADDRESS(x)       ((x) & GENMASK_ULL(51, 16))
164
165 #define GICR_PENDBASER_SHAREABILITY_SHIFT               (10)
166 #define GICR_PENDBASER_INNER_CACHEABILITY_SHIFT         (7)
167 #define GICR_PENDBASER_OUTER_CACHEABILITY_SHIFT         (56)
168 #define GICR_PENDBASER_SHAREABILITY_MASK                                \
169         GIC_BASER_SHAREABILITY(GICR_PENDBASER, SHAREABILITY_MASK)
170 #define GICR_PENDBASER_INNER_CACHEABILITY_MASK                          \
171         GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, MASK)
172 #define GICR_PENDBASER_OUTER_CACHEABILITY_MASK                          \
173         GIC_BASER_CACHEABILITY(GICR_PENDBASER, OUTER, MASK)
174 #define GICR_PENDBASER_CACHEABILITY_MASK GICR_PENDBASER_INNER_CACHEABILITY_MASK
175
176 #define GICR_PENDBASER_InnerShareable                                   \
177         GIC_BASER_SHAREABILITY(GICR_PENDBASER, InnerShareable)
178
179 #define GICR_PENDBASER_nCnB     GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, nCnB)
180 #define GICR_PENDBASER_nC       GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, nC)
181 #define GICR_PENDBASER_RaWt     GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, RaWt)
182 #define GICR_PENDBASER_RaWb     GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, RaWb)
183 #define GICR_PENDBASER_WaWt     GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, WaWt)
184 #define GICR_PENDBASER_WaWb     GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, WaWb)
185 #define GICR_PENDBASER_RaWaWt   GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, RaWaWt)
186 #define GICR_PENDBASER_RaWaWb   GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, RaWaWb)
187
188 #define GICR_PENDBASER_PTZ                              BIT_ULL(62)
189
190 /*
191  * Re-Distributor registers, offsets from SGI_base
192  */
193 #define GICR_IGROUPR0                   GICD_IGROUPR
194 #define GICR_ISENABLER0                 GICD_ISENABLER
195 #define GICR_ICENABLER0                 GICD_ICENABLER
196 #define GICR_ISPENDR0                   GICD_ISPENDR
197 #define GICR_ICPENDR0                   GICD_ICPENDR
198 #define GICR_ISACTIVER0                 GICD_ISACTIVER
199 #define GICR_ICACTIVER0                 GICD_ICACTIVER
200 #define GICR_IPRIORITYR0                GICD_IPRIORITYR
201 #define GICR_ICFGR0                     GICD_ICFGR
202 #define GICR_IGRPMODR0                  GICD_IGRPMODR
203 #define GICR_NSACR                      GICD_NSACR
204
205 #define GICR_TYPER_PLPIS                (1U << 0)
206 #define GICR_TYPER_VLPIS                (1U << 1)
207 #define GICR_TYPER_DirectLPIS           (1U << 3)
208 #define GICR_TYPER_LAST                 (1U << 4)
209
210 #define GIC_V3_REDIST_SIZE              0x20000
211
212 #define LPI_PROP_GROUP1                 (1 << 1)
213 #define LPI_PROP_ENABLED                (1 << 0)
214
215 /*
216  * Re-Distributor registers, offsets from VLPI_base
217  */
218 #define GICR_VPROPBASER                 0x0070
219
220 #define GICR_VPROPBASER_IDBITS_MASK     0x1f
221
222 #define GICR_VPROPBASER_SHAREABILITY_SHIFT              (10)
223 #define GICR_VPROPBASER_INNER_CACHEABILITY_SHIFT        (7)
224 #define GICR_VPROPBASER_OUTER_CACHEABILITY_SHIFT        (56)
225
226 #define GICR_VPROPBASER_SHAREABILITY_MASK                               \
227         GIC_BASER_SHAREABILITY(GICR_VPROPBASER, SHAREABILITY_MASK)
228 #define GICR_VPROPBASER_INNER_CACHEABILITY_MASK                         \
229         GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, MASK)
230 #define GICR_VPROPBASER_OUTER_CACHEABILITY_MASK                         \
231         GIC_BASER_CACHEABILITY(GICR_VPROPBASER, OUTER, MASK)
232 #define GICR_VPROPBASER_CACHEABILITY_MASK                               \
233         GICR_VPROPBASER_INNER_CACHEABILITY_MASK
234
235 #define GICR_VPROPBASER_InnerShareable                                  \
236         GIC_BASER_SHAREABILITY(GICR_VPROPBASER, InnerShareable)
237
238 #define GICR_VPROPBASER_nCnB    GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, nCnB)
239 #define GICR_VPROPBASER_nC      GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, nC)
240 #define GICR_VPROPBASER_RaWt    GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, RaWt)
241 #define GICR_VPROPBASER_RaWb    GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, RaWb)
242 #define GICR_VPROPBASER_WaWt    GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, WaWt)
243 #define GICR_VPROPBASER_WaWb    GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, WaWb)
244 #define GICR_VPROPBASER_RaWaWt  GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, RaWaWt)
245 #define GICR_VPROPBASER_RaWaWb  GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, RaWaWb)
246
247 #define GICR_VPENDBASER                 0x0078
248
249 #define GICR_VPENDBASER_SHAREABILITY_SHIFT              (10)
250 #define GICR_VPENDBASER_INNER_CACHEABILITY_SHIFT        (7)
251 #define GICR_VPENDBASER_OUTER_CACHEABILITY_SHIFT        (56)
252 #define GICR_VPENDBASER_SHAREABILITY_MASK                               \
253         GIC_BASER_SHAREABILITY(GICR_VPENDBASER, SHAREABILITY_MASK)
254 #define GICR_VPENDBASER_INNER_CACHEABILITY_MASK                         \
255         GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, MASK)
256 #define GICR_VPENDBASER_OUTER_CACHEABILITY_MASK                         \
257         GIC_BASER_CACHEABILITY(GICR_VPENDBASER, OUTER, MASK)
258 #define GICR_VPENDBASER_CACHEABILITY_MASK                               \
259         GICR_VPENDBASER_INNER_CACHEABILITY_MASK
260
261 #define GICR_VPENDBASER_NonShareable                                    \
262         GIC_BASER_SHAREABILITY(GICR_VPENDBASER, NonShareable)
263
264 #define GICR_VPENDBASER_nCnB    GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, nCnB)
265 #define GICR_VPENDBASER_nC      GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, nC)
266 #define GICR_VPENDBASER_RaWt    GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, RaWt)
267 #define GICR_VPENDBASER_RaWb    GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, RaWb)
268 #define GICR_VPENDBASER_WaWt    GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, WaWt)
269 #define GICR_VPENDBASER_WaWb    GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, WaWb)
270 #define GICR_VPENDBASER_RaWaWt  GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, RaWaWt)
271 #define GICR_VPENDBASER_RaWaWb  GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, RaWaWb)
272
273 #define GICR_VPENDBASER_Dirty           (1ULL << 60)
274 #define GICR_VPENDBASER_PendingLast     (1ULL << 61)
275 #define GICR_VPENDBASER_IDAI            (1ULL << 62)
276 #define GICR_VPENDBASER_Valid           (1ULL << 63)
277
278 /*
279  * ITS registers, offsets from ITS_base
280  */
281 #define GITS_CTLR                       0x0000
282 #define GITS_IIDR                       0x0004
283 #define GITS_TYPER                      0x0008
284 #define GITS_CBASER                     0x0080
285 #define GITS_CWRITER                    0x0088
286 #define GITS_CREADR                     0x0090
287 #define GITS_BASER                      0x0100
288 #define GITS_IDREGS_BASE                0xffd0
289 #define GITS_PIDR0                      0xffe0
290 #define GITS_PIDR1                      0xffe4
291 #define GITS_PIDR2                      GICR_PIDR2
292 #define GITS_PIDR4                      0xffd0
293 #define GITS_CIDR0                      0xfff0
294 #define GITS_CIDR1                      0xfff4
295 #define GITS_CIDR2                      0xfff8
296 #define GITS_CIDR3                      0xfffc
297
298 #define GITS_TRANSLATER                 0x10040
299
300 #define GITS_CTLR_ENABLE                (1U << 0)
301 #define GITS_CTLR_ImDe                  (1U << 1)
302 #define GITS_CTLR_ITS_NUMBER_SHIFT      4
303 #define GITS_CTLR_ITS_NUMBER            (0xFU << GITS_CTLR_ITS_NUMBER_SHIFT)
304 #define GITS_CTLR_QUIESCENT             (1U << 31)
305
306 #define GITS_TYPER_PLPIS                (1UL << 0)
307 #define GITS_TYPER_VLPIS                (1UL << 1)
308 #define GITS_TYPER_ITT_ENTRY_SIZE_SHIFT 4
309 #define GITS_TYPER_ITT_ENTRY_SIZE(r)    ((((r) >> GITS_TYPER_ITT_ENTRY_SIZE_SHIFT) & 0xf) + 1)
310 #define GITS_TYPER_IDBITS_SHIFT         8
311 #define GITS_TYPER_DEVBITS_SHIFT        13
312 #define GITS_TYPER_DEVBITS(r)           ((((r) >> GITS_TYPER_DEVBITS_SHIFT) & 0x1f) + 1)
313 #define GITS_TYPER_PTA                  (1UL << 19)
314 #define GITS_TYPER_HWCOLLCNT_SHIFT      24
315 #define GITS_TYPER_VMOVP                (1ULL << 37)
316
317 #define GITS_IIDR_REV_SHIFT             12
318 #define GITS_IIDR_REV_MASK              (0xf << GITS_IIDR_REV_SHIFT)
319 #define GITS_IIDR_REV(r)                (((r) >> GITS_IIDR_REV_SHIFT) & 0xf)
320 #define GITS_IIDR_PRODUCTID_SHIFT       24
321
322 #define GITS_CBASER_VALID                       (1ULL << 63)
323 #define GITS_CBASER_SHAREABILITY_SHIFT          (10)
324 #define GITS_CBASER_INNER_CACHEABILITY_SHIFT    (59)
325 #define GITS_CBASER_OUTER_CACHEABILITY_SHIFT    (53)
326 #define GITS_CBASER_SHAREABILITY_MASK                                   \
327         GIC_BASER_SHAREABILITY(GITS_CBASER, SHAREABILITY_MASK)
328 #define GITS_CBASER_INNER_CACHEABILITY_MASK                             \
329         GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, MASK)
330 #define GITS_CBASER_OUTER_CACHEABILITY_MASK                             \
331         GIC_BASER_CACHEABILITY(GITS_CBASER, OUTER, MASK)
332 #define GITS_CBASER_CACHEABILITY_MASK GITS_CBASER_INNER_CACHEABILITY_MASK
333
334 #define GITS_CBASER_InnerShareable                                      \
335         GIC_BASER_SHAREABILITY(GITS_CBASER, InnerShareable)
336
337 #define GITS_CBASER_nCnB        GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, nCnB)
338 #define GITS_CBASER_nC          GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, nC)
339 #define GITS_CBASER_RaWt        GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, RaWt)
340 #define GITS_CBASER_RaWb        GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, RaWb)
341 #define GITS_CBASER_WaWt        GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, WaWt)
342 #define GITS_CBASER_WaWb        GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, WaWb)
343 #define GITS_CBASER_RaWaWt      GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, RaWaWt)
344 #define GITS_CBASER_RaWaWb      GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, RaWaWb)
345
346 #define GITS_BASER_NR_REGS              8
347
348 #define GITS_BASER_VALID                        (1ULL << 63)
349 #define GITS_BASER_INDIRECT                     (1ULL << 62)
350
351 #define GITS_BASER_INNER_CACHEABILITY_SHIFT     (59)
352 #define GITS_BASER_OUTER_CACHEABILITY_SHIFT     (53)
353 #define GITS_BASER_INNER_CACHEABILITY_MASK                              \
354         GIC_BASER_CACHEABILITY(GITS_BASER, INNER, MASK)
355 #define GITS_BASER_CACHEABILITY_MASK            GITS_BASER_INNER_CACHEABILITY_MASK
356 #define GITS_BASER_OUTER_CACHEABILITY_MASK                              \
357         GIC_BASER_CACHEABILITY(GITS_BASER, OUTER, MASK)
358 #define GITS_BASER_SHAREABILITY_MASK                                    \
359         GIC_BASER_SHAREABILITY(GITS_BASER, SHAREABILITY_MASK)
360
361 #define GITS_BASER_nCnB         GIC_BASER_CACHEABILITY(GITS_BASER, INNER, nCnB)
362 #define GITS_BASER_nC           GIC_BASER_CACHEABILITY(GITS_BASER, INNER, nC)
363 #define GITS_BASER_RaWt         GIC_BASER_CACHEABILITY(GITS_BASER, INNER, RaWt)
364 #define GITS_BASER_RaWb         GIC_BASER_CACHEABILITY(GITS_BASER, INNER, RaWb)
365 #define GITS_BASER_WaWt         GIC_BASER_CACHEABILITY(GITS_BASER, INNER, WaWt)
366 #define GITS_BASER_WaWb         GIC_BASER_CACHEABILITY(GITS_BASER, INNER, WaWb)
367 #define GITS_BASER_RaWaWt       GIC_BASER_CACHEABILITY(GITS_BASER, INNER, RaWaWt)
368 #define GITS_BASER_RaWaWb       GIC_BASER_CACHEABILITY(GITS_BASER, INNER, RaWaWb)
369
370 #define GITS_BASER_TYPE_SHIFT                   (56)
371 #define GITS_BASER_TYPE(r)              (((r) >> GITS_BASER_TYPE_SHIFT) & 7)
372 #define GITS_BASER_ENTRY_SIZE_SHIFT             (48)
373 #define GITS_BASER_ENTRY_SIZE(r)        ((((r) >> GITS_BASER_ENTRY_SIZE_SHIFT) & 0x1f) + 1)
374 #define GITS_BASER_ENTRY_SIZE_MASK      GENMASK_ULL(52, 48)
375 #define GITS_BASER_PHYS_52_to_48(phys)                                  \
376         (((phys) & GENMASK_ULL(47, 16)) | (((phys) >> 48) & 0xf) << 12)
377 #define GITS_BASER_SHAREABILITY_SHIFT   (10)
378 #define GITS_BASER_InnerShareable                                       \
379         GIC_BASER_SHAREABILITY(GITS_BASER, InnerShareable)
380 #define GITS_BASER_PAGE_SIZE_SHIFT      (8)
381 #define GITS_BASER_PAGE_SIZE_4K         (0ULL << GITS_BASER_PAGE_SIZE_SHIFT)
382 #define GITS_BASER_PAGE_SIZE_16K        (1ULL << GITS_BASER_PAGE_SIZE_SHIFT)
383 #define GITS_BASER_PAGE_SIZE_64K        (2ULL << GITS_BASER_PAGE_SIZE_SHIFT)
384 #define GITS_BASER_PAGE_SIZE_MASK       (3ULL << GITS_BASER_PAGE_SIZE_SHIFT)
385 #define GITS_BASER_PAGES_MAX            256
386 #define GITS_BASER_PAGES_SHIFT          (0)
387 #define GITS_BASER_NR_PAGES(r)          (((r) & 0xff) + 1)
388
389 #define GITS_BASER_TYPE_NONE            0
390 #define GITS_BASER_TYPE_DEVICE          1
391 #define GITS_BASER_TYPE_VCPU            2
392 #define GITS_BASER_TYPE_RESERVED3       3
393 #define GITS_BASER_TYPE_COLLECTION      4
394 #define GITS_BASER_TYPE_RESERVED5       5
395 #define GITS_BASER_TYPE_RESERVED6       6
396 #define GITS_BASER_TYPE_RESERVED7       7
397
398 #define GITS_LVL1_ENTRY_SIZE           (8UL)
399
400 /*
401  * ITS commands
402  */
403 #define GITS_CMD_MAPD                   0x08
404 #define GITS_CMD_MAPC                   0x09
405 #define GITS_CMD_MAPTI                  0x0a
406 #define GITS_CMD_MAPI                   0x0b
407 #define GITS_CMD_MOVI                   0x01
408 #define GITS_CMD_DISCARD                0x0f
409 #define GITS_CMD_INV                    0x0c
410 #define GITS_CMD_MOVALL                 0x0e
411 #define GITS_CMD_INVALL                 0x0d
412 #define GITS_CMD_INT                    0x03
413 #define GITS_CMD_CLEAR                  0x04
414 #define GITS_CMD_SYNC                   0x05
415
416 /*
417  * GICv4 ITS specific commands
418  */
419 #define GITS_CMD_GICv4(x)               ((x) | 0x20)
420 #define GITS_CMD_VINVALL                GITS_CMD_GICv4(GITS_CMD_INVALL)
421 #define GITS_CMD_VMAPP                  GITS_CMD_GICv4(GITS_CMD_MAPC)
422 #define GITS_CMD_VMAPTI                 GITS_CMD_GICv4(GITS_CMD_MAPTI)
423 #define GITS_CMD_VMOVI                  GITS_CMD_GICv4(GITS_CMD_MOVI)
424 #define GITS_CMD_VSYNC                  GITS_CMD_GICv4(GITS_CMD_SYNC)
425 /* VMOVP is the odd one, as it doesn't have a physical counterpart */
426 #define GITS_CMD_VMOVP                  GITS_CMD_GICv4(2)
427
428 /*
429  * ITS error numbers
430  */
431 #define E_ITS_MOVI_UNMAPPED_INTERRUPT           0x010107
432 #define E_ITS_MOVI_UNMAPPED_COLLECTION          0x010109
433 #define E_ITS_INT_UNMAPPED_INTERRUPT            0x010307
434 #define E_ITS_CLEAR_UNMAPPED_INTERRUPT          0x010507
435 #define E_ITS_MAPD_DEVICE_OOR                   0x010801
436 #define E_ITS_MAPD_ITTSIZE_OOR                  0x010802
437 #define E_ITS_MAPC_PROCNUM_OOR                  0x010902
438 #define E_ITS_MAPC_COLLECTION_OOR               0x010903
439 #define E_ITS_MAPTI_UNMAPPED_DEVICE             0x010a04
440 #define E_ITS_MAPTI_ID_OOR                      0x010a05
441 #define E_ITS_MAPTI_PHYSICALID_OOR              0x010a06
442 #define E_ITS_INV_UNMAPPED_INTERRUPT            0x010c07
443 #define E_ITS_INVALL_UNMAPPED_COLLECTION        0x010d09
444 #define E_ITS_MOVALL_PROCNUM_OOR                0x010e01
445 #define E_ITS_DISCARD_UNMAPPED_INTERRUPT        0x010f07
446
447 /*
448  * CPU interface registers
449  */
450 #define ICC_CTLR_EL1_EOImode_SHIFT      (1)
451 #define ICC_CTLR_EL1_EOImode_drop_dir   (0U << ICC_CTLR_EL1_EOImode_SHIFT)
452 #define ICC_CTLR_EL1_EOImode_drop       (1U << ICC_CTLR_EL1_EOImode_SHIFT)
453 #define ICC_CTLR_EL1_EOImode_MASK       (1 << ICC_CTLR_EL1_EOImode_SHIFT)
454 #define ICC_CTLR_EL1_CBPR_SHIFT         0
455 #define ICC_CTLR_EL1_CBPR_MASK          (1 << ICC_CTLR_EL1_CBPR_SHIFT)
456 #define ICC_CTLR_EL1_PRI_BITS_SHIFT     8
457 #define ICC_CTLR_EL1_PRI_BITS_MASK      (0x7 << ICC_CTLR_EL1_PRI_BITS_SHIFT)
458 #define ICC_CTLR_EL1_ID_BITS_SHIFT      11
459 #define ICC_CTLR_EL1_ID_BITS_MASK       (0x7 << ICC_CTLR_EL1_ID_BITS_SHIFT)
460 #define ICC_CTLR_EL1_SEIS_SHIFT         14
461 #define ICC_CTLR_EL1_SEIS_MASK          (0x1 << ICC_CTLR_EL1_SEIS_SHIFT)
462 #define ICC_CTLR_EL1_A3V_SHIFT          15
463 #define ICC_CTLR_EL1_A3V_MASK           (0x1 << ICC_CTLR_EL1_A3V_SHIFT)
464 #define ICC_PMR_EL1_SHIFT               0
465 #define ICC_PMR_EL1_MASK                (0xff << ICC_PMR_EL1_SHIFT)
466 #define ICC_BPR0_EL1_SHIFT              0
467 #define ICC_BPR0_EL1_MASK               (0x7 << ICC_BPR0_EL1_SHIFT)
468 #define ICC_BPR1_EL1_SHIFT              0
469 #define ICC_BPR1_EL1_MASK               (0x7 << ICC_BPR1_EL1_SHIFT)
470 #define ICC_IGRPEN0_EL1_SHIFT           0
471 #define ICC_IGRPEN0_EL1_MASK            (1 << ICC_IGRPEN0_EL1_SHIFT)
472 #define ICC_IGRPEN1_EL1_SHIFT           0
473 #define ICC_IGRPEN1_EL1_MASK            (1 << ICC_IGRPEN1_EL1_SHIFT)
474 #define ICC_SRE_EL1_DIB                 (1U << 2)
475 #define ICC_SRE_EL1_DFB                 (1U << 1)
476 #define ICC_SRE_EL1_SRE                 (1U << 0)
477
478 /*
479  * Hypervisor interface registers (SRE only)
480  */
481 #define ICH_LR_VIRTUAL_ID_MASK          ((1ULL << 32) - 1)
482
483 #define ICH_LR_EOI                      (1ULL << 41)
484 #define ICH_LR_GROUP                    (1ULL << 60)
485 #define ICH_LR_HW                       (1ULL << 61)
486 #define ICH_LR_STATE                    (3ULL << 62)
487 #define ICH_LR_PENDING_BIT              (1ULL << 62)
488 #define ICH_LR_ACTIVE_BIT               (1ULL << 63)
489 #define ICH_LR_PHYS_ID_SHIFT            32
490 #define ICH_LR_PHYS_ID_MASK             (0x3ffULL << ICH_LR_PHYS_ID_SHIFT)
491 #define ICH_LR_PRIORITY_SHIFT           48
492 #define ICH_LR_PRIORITY_MASK            (0xffULL << ICH_LR_PRIORITY_SHIFT)
493
494 /* These are for GICv2 emulation only */
495 #define GICH_LR_VIRTUALID               (0x3ffUL << 0)
496 #define GICH_LR_PHYSID_CPUID_SHIFT      (10)
497 #define GICH_LR_PHYSID_CPUID            (7UL << GICH_LR_PHYSID_CPUID_SHIFT)
498
499 #define ICH_MISR_EOI                    (1 << 0)
500 #define ICH_MISR_U                      (1 << 1)
501
502 #define ICH_HCR_EN                      (1 << 0)
503 #define ICH_HCR_UIE                     (1 << 1)
504 #define ICH_HCR_NPIE                    (1 << 3)
505 #define ICH_HCR_TC                      (1 << 10)
506 #define ICH_HCR_TALL0                   (1 << 11)
507 #define ICH_HCR_TALL1                   (1 << 12)
508 #define ICH_HCR_EOIcount_SHIFT          27
509 #define ICH_HCR_EOIcount_MASK           (0x1f << ICH_HCR_EOIcount_SHIFT)
510
511 #define ICH_VMCR_ACK_CTL_SHIFT          2
512 #define ICH_VMCR_ACK_CTL_MASK           (1 << ICH_VMCR_ACK_CTL_SHIFT)
513 #define ICH_VMCR_FIQ_EN_SHIFT           3
514 #define ICH_VMCR_FIQ_EN_MASK            (1 << ICH_VMCR_FIQ_EN_SHIFT)
515 #define ICH_VMCR_CBPR_SHIFT             4
516 #define ICH_VMCR_CBPR_MASK              (1 << ICH_VMCR_CBPR_SHIFT)
517 #define ICH_VMCR_EOIM_SHIFT             9
518 #define ICH_VMCR_EOIM_MASK              (1 << ICH_VMCR_EOIM_SHIFT)
519 #define ICH_VMCR_BPR1_SHIFT             18
520 #define ICH_VMCR_BPR1_MASK              (7 << ICH_VMCR_BPR1_SHIFT)
521 #define ICH_VMCR_BPR0_SHIFT             21
522 #define ICH_VMCR_BPR0_MASK              (7 << ICH_VMCR_BPR0_SHIFT)
523 #define ICH_VMCR_PMR_SHIFT              24
524 #define ICH_VMCR_PMR_MASK               (0xffUL << ICH_VMCR_PMR_SHIFT)
525 #define ICH_VMCR_ENG0_SHIFT             0
526 #define ICH_VMCR_ENG0_MASK              (1 << ICH_VMCR_ENG0_SHIFT)
527 #define ICH_VMCR_ENG1_SHIFT             1
528 #define ICH_VMCR_ENG1_MASK              (1 << ICH_VMCR_ENG1_SHIFT)
529
530 #define ICH_VTR_PRI_BITS_SHIFT          29
531 #define ICH_VTR_PRI_BITS_MASK           (7 << ICH_VTR_PRI_BITS_SHIFT)
532 #define ICH_VTR_ID_BITS_SHIFT           23
533 #define ICH_VTR_ID_BITS_MASK            (7 << ICH_VTR_ID_BITS_SHIFT)
534 #define ICH_VTR_SEIS_SHIFT              22
535 #define ICH_VTR_SEIS_MASK               (1 << ICH_VTR_SEIS_SHIFT)
536 #define ICH_VTR_A3V_SHIFT               21
537 #define ICH_VTR_A3V_MASK                (1 << ICH_VTR_A3V_SHIFT)
538
539 #define ICC_IAR1_EL1_SPURIOUS           0x3ff
540
541 #define ICC_SRE_EL2_SRE                 (1 << 0)
542 #define ICC_SRE_EL2_ENABLE              (1 << 3)
543
544 #define ICC_SGI1R_TARGET_LIST_SHIFT     0
545 #define ICC_SGI1R_TARGET_LIST_MASK      (0xffff << ICC_SGI1R_TARGET_LIST_SHIFT)
546 #define ICC_SGI1R_AFFINITY_1_SHIFT      16
547 #define ICC_SGI1R_AFFINITY_1_MASK       (0xff << ICC_SGI1R_AFFINITY_1_SHIFT)
548 #define ICC_SGI1R_SGI_ID_SHIFT          24
549 #define ICC_SGI1R_SGI_ID_MASK           (0xfULL << ICC_SGI1R_SGI_ID_SHIFT)
550 #define ICC_SGI1R_AFFINITY_2_SHIFT      32
551 #define ICC_SGI1R_AFFINITY_2_MASK       (0xffULL << ICC_SGI1R_AFFINITY_2_SHIFT)
552 #define ICC_SGI1R_IRQ_ROUTING_MODE_BIT  40
553 #define ICC_SGI1R_AFFINITY_3_SHIFT      48
554 #define ICC_SGI1R_AFFINITY_3_MASK       (0xffULL << ICC_SGI1R_AFFINITY_3_SHIFT)
555
556 #include <asm/arch_gicv3.h>
557
558 #ifndef __ASSEMBLY__
559
560 /*
561  * We need a value to serve as a irq-type for LPIs. Choose one that will
562  * hopefully pique the interest of the reviewer.
563  */
564 #define GIC_IRQ_TYPE_LPI                0xa110c8ed
565
566 struct rdists {
567         struct {
568                 void __iomem    *rd_base;
569                 struct page     *pend_page;
570                 phys_addr_t     phys_base;
571         } __percpu              *rdist;
572         struct page             *prop_page;
573         int                     id_bits;
574         u64                     flags;
575         bool                    has_vlpis;
576         bool                    has_direct_lpi;
577 };
578
579 struct irq_domain;
580 struct fwnode_handle;
581 int its_cpu_init(void);
582 int its_init(struct fwnode_handle *handle, struct rdists *rdists,
583              struct irq_domain *domain);
584
585 static inline bool gic_enable_sre(void)
586 {
587         u32 val;
588
589         val = gic_read_sre();
590         if (val & ICC_SRE_EL1_SRE)
591                 return true;
592
593         val |= ICC_SRE_EL1_SRE;
594         gic_write_sre(val);
595         val = gic_read_sre();
596
597         return !!(val & ICC_SRE_EL1_SRE);
598 }
599
600 #endif
601
602 #endif